Design Space Exploration of HW Accelerators and Network Infrastructure for FPGA-Based MPSoC

被引:0
|
作者
Dammak, Bouthaina [1 ]
Baklouti, Mouna [2 ]
Alsekait, Deema [1 ]
机构
[1] Princess Nourah Bint Abdulrahman Univ, Appl Coll, Dept Comp Sci, Riyadh 84428, Saudi Arabia
[2] Univ Sfax, Comp Embedded Syst Lab, CES Lab, Sfax 3038, Tunisia
关键词
Program processors; Task analysis; Computer architecture; Field programmable gate arrays; Space exploration; Multiprocessor interconnection; Hardware acceleration; System-on-chip; High level synthesis; Multi-processor system-on-chip; custom instructions; shared hardware accelerator; network communication; high-level exploration; PERFORMANCE; ALGORITHMS; SYSTEMS;
D O I
10.1109/ACCESS.2024.3357352
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Supercomputing systems are increasingly reliant on heterogeneous Multiprocessors System on-Chip (MPSoCs), merging multiple processors and hardware accelerators (HWAcc) on the same die to achieve power and performance needs. Due to CPU complication and timing closure challenges of tightly coupled design approach, the state-of-the art of HWAcc design methodology relies on coupling the processors with loosely coupled HWAccs. Loosely-coupled HWAccs can be shared or private accelerators running custom instructions to form a heterogeneous multi-processor system. Some works discussed the determination of the sharing degree of the HWAcc over the processors, however the impact of the integrated communication infrastructure is not discussed. Thus, we propose a high-level design exploration tool to select the accelerators and generate the adequate communication interconnect under performance and area constraints. Different homogeneous and heterogeneous multi-processor configurations are evaluated and compared running different signal processing benchmarks. Experimental results show the efficiency of the proposed exploration tool to rapidly explore and select the adequate architecture.
引用
下载
收藏
页码:15280 / 15289
页数:10
相关论文
共 50 条
  • [21] Fast Multi-Objective Algorithmic-Design Co-Exploration for FPGA-based Accelerators
    Nepal, Kumud
    Ulusel, Onur
    Bahar, R. Iris
    Reda, Sherief
    2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 65 - 68
  • [22] New design of the PV panel control system using FPGA-based MPSoC
    Gad, Hesham H.
    Haikal, Amira Y.
    Ali, Hesham Arafat
    SOLAR ENERGY, 2017, 146 : 243 - 256
  • [23] Computing Models for FPGA-Based Accelerators
    Herbordt, Martin C.
    Gu, Yongfeng
    VanCourt, Tom
    Model, Josh
    Sukhwani, Bharat
    Chiu, Matt
    COMPUTING IN SCIENCE & ENGINEERING, 2008, 10 (06) : 35 - 45
  • [24] Enabling Fast ASIP Design Space Exploration: An FPGA-Based Runtime Reconfigurable Prototyper
    Meloni, Paolo
    Pomata, Sebastiano
    Tuveri, Giuseppe
    Secchi, Simone
    Raffo, Luigi
    Lindwer, Menno
    VLSI DESIGN, 2012, 2012
  • [25] FPGA-based Rapid Prototyping Platform for MIMO-BICM Design Space Exploration
    Gimmler-Dumont, Christina
    Schlaefer, Philipp
    Wehn, Norbert
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [26] Automated design space exploration of FPGA-based FFT architectures based on area and power estimation
    Sanchez, M. A.
    Garrido, M.
    Vallejo, M. Lopez
    Lopez-Barrio, C.
    2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 127 - 134
  • [27] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    MengFei Yang
    Bo Liu
    Jian Gong
    HongJin Liu
    HongKai Hu
    YangYang Dong
    Lei Shi
    YunFu Zhao
    ZhiFu Miao
    Science China Technological Sciences, 2016, 59 : 289 - 300
  • [28] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    Yang MengFei
    Liu Bo
    Gong Jian
    Liu HongJin
    Hu HongKai
    Dong YangYang
    Shi Lei
    Zhao YunFu
    Miao ZhiFu
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2016, 59 (02) : 289 - 300
  • [29] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    YANG MengFei
    LIU Bo
    GONG Jian
    LIU HongJin
    HU HongKai
    DONG YangYang
    SHI Lei
    ZHAO YunFu
    MIAO ZhiFu
    Science China Technological Sciences, 2016, (02) : 289 - 300
  • [30] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    YANG MengFei
    LIU Bo
    GONG Jian
    LIU HongJin
    HU HongKai
    DONG YangYang
    SHI Lei
    ZHAO YunFu
    MIAO ZhiFu
    Science China(Technological Sciences), 2016, 59 (02) : 289 - 300