Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption

被引:0
|
作者
Enomoto, Tadayoshi [1 ]
Kobayashi, Nobuaki [2 ]
机构
[1] Chuo Univ, Tokyo 1128551, Japan
[2] Nihon Univ, Funabashi 2748501, Japan
关键词
complementary metal-oxide-semiconductor (CMOS); static random-access memory (SRAM); write margin; read margin; standby power consumption; leakage current; minimum supply voltage; area over-head; self-controllable voltage level circuit; single power source; OPERATION;
D O I
10.1587/transele.2022ECP5053
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin (V-WM) and read margin (V-RM) of the developed (dvlp) SRAM at a supply voltage (V-DD) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times VWM and VRM of the conventional (conv) SRAM, respectively. At a large threshold voltage (V-t) variability (= +6 sigma), the minimum power supply voltage (V-Min) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V-Min for the read operation of the conv SRAM was 1.05 V when the Vt variability (= -6 sigma) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption (P-ST) while retaining data. The measured P-ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 mu W at V-DD = 1.0 V, which was 9.46% of P-ST of the conv SRAM (10.12 mu W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [1] A High Stability, Low Supply Voltage and Low Standby Power Six-Transistor CMOS SRAM
    Kobayashi, Nobuaki
    Ito, Ryusuke
    Enomoto, Tadayoshi
    [J]. 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 10 - 11
  • [2] Development of a Low Standby Power Six-Transistor CMOS SRAM Employing a Single Power Supply
    Kobayashi, Nobuaki
    Enomoto, Tadayoshi
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (10): : 822 - 830
  • [3] Development of a High Stability, Low Standby Power Six-Transistor CMOS SRAM Employing a Single Power Supply
    Kobayashi, Nobuaki
    Enomoto, Tadayoshi
    [J]. 24TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2019), 2019, : 15 - 16
  • [4] LOW-VOLTAGE POWER SUPPLY
    SANDHMAN, A
    [J]. WIRELESS WORLD, 1967, 73 (08): : 404 - &
  • [5] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    [J]. 2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,
  • [6] A low-voltage low power CMOS companding filter
    Kumar, JV
    Rao, KR
    [J]. 16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 309 - 314
  • [8] High-voltage-tolerant power supply in a low-voltage CMOS technology
    Potanin, VY
    Potanina, EE
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 393 - 396
  • [9] A low-voltage, low-power CMOS phase shifter
    Ferri, G
    De Laurentiis, P
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2000, 28 (02) : 187 - 191
  • [10] A LOW-POWER LOW-VOLTAGE BANDGAP REFERENCE IN CMOS
    Sun, Na
    Sobot, Robert
    [J]. 2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,