Performance Investigation of Bottom Gate ZnO Based TFT for High-Speed Digital Display Circuit Applications

被引:0
|
作者
Kumar, Binay Binod [1 ]
Kumar, Shubham [1 ]
Tiwari, Pramod Kumar [2 ]
Yadav, Aniruddh Bahadur [3 ]
Dubey, Sarvesh [4 ]
Singh, Kunal [1 ]
机构
[1] NIT Jamshedpur, Solid State Elect & VLSI Lab, Dept ECE, Jamshedpur, Jharkhand, India
[2] Indian Inst Technol Patna, Dept Elect Engn, Patna, India
[3] Velagapudi Ramakrishna Siddhartha Engn Coll, Dept ECE, Vijayawada, Andhra Pradesh, India
[4] BR Ambedkar Bihar Univ, LND Coll Motihari, Dept Phys, Motihari, Bihar, India
关键词
Active-matrix liquid crystal display (AMLCD); Subthreshold swing (SS); Thin film transistors (TFTs); Total propagation delay (TPD); (I-ON/I-OFF)Ratio; Kickback voltage(V-KB); Field effect mobility(mu FE); Effective mobility(mu eff); THIN-FILMS; MGZNO; FABRICATION; CO;
D O I
10.1007/s42341-024-00515-6
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper explores possibility of device as well as circuit performance enhancement in the bottom gate ZnO based TFT via Mg and Cd material doping. DC, Analog & RF performance, Energy efficiency and Noise analysis were performed for both doped (i.e., MgyZn1-yO and CdxZn1-xO) and undoped ZnO channel TFT structures. Further, successful circuit implementation of these devices was done in resistive inverter and AMLCD pixel display circuits. Performance wise both MgyZn1-yO and CdxZn1-xO channel TFTs were found to be superior against its undoped variant. 376%, 105% and 162% are the percentage improvement in (I-ON/I-OFF) ratio, field effect mobility mu(mu FE) and effective mobility mu(mu eff) for CdxZn1-xO based TFT with respect to ZnO based TFT, same parameters show 194%, 103% and 133% percentage improvement for the case of MgyZn1-yO TFT. Also, 23% is percentage decrease in subthreshold swing (SS) for CdxZn1-xO based TFT with respect to ZnO based, whereas 11% is percentage decrement for MgyZn1-yO. Intrinsic gate delay, the percentage decrement is 54.15 and 59.95% for MgyZn1-yO and CdxZn1-xO respectively w.r.t ZnO. Both the CdxZn1-xO and MgyZn1-yO TFT shows unanimous decrease in delay for the resistive inverter as well as AMLCD pixel display circuits. The reported results shows that bottom gate CdxZn1-xO TFT has better performance for above-mentioned performance parameters. The numerical simulations are performed on Silvaco ATLAS TCAD simulator.
引用
收藏
页码:314 / 326
页数:13
相关论文
共 50 条
  • [1] Performance Investigation of Bottom Gate ZnO Based TFT for High-Speed Digital Display Circuit Applications
    Binay Binod Kumar
    Shubham Kumar
    Pramod Kumar Tiwari
    Aniruddh Bahadur Yadav
    Sarvesh Dubey
    Kunal Singh
    Transactions on Electrical and Electronic Materials, 2024, 25 : 314 - 326
  • [2] Design and investigation of ZnO based thin film transistors for high-speed AMLCD pixel circuit applications
    Kumar, Binay Binod
    Tiwari, Pramod Kumar
    Dubey, Sarvesh
    Singh, Kunal
    MICRO AND NANOSTRUCTURES, 2022, 164
  • [3] Investigation of Empty Space in Nanoscale Double Gate (ESDG) MOSFET for High Speed Digital Circuit Applications
    Kumari, Vandana
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 127 - 138
  • [4] GAAS HBTS FOR HIGH-SPEED DIGITAL INTEGRATED-CIRCUIT APPLICATIONS
    CHANG, CTM
    YUAN, HT
    PROCEEDINGS OF THE IEEE, 1993, 81 (12) : 1727 - 1743
  • [5] Novel TFT-Based emission driver in high performance AMOLED display applications
    Su, Yue
    Geng, Di
    Chen, Qian
    Ji, Hansai
    Li, Mei
    Shang, Guangliang
    Liu, Libin
    Duan, Xinlv
    Chuai, Xichen
    Huang, Shijie
    Lu, Nianduan
    Li, Ling
    ORGANIC ELECTRONICS, 2021, 93
  • [6] High-Speed Searching of Optimum Switching Pattern for Digital Active Gate Drive Circuit of Full Bridge Inverter Circuit
    Cheng, Yu Shan
    Mannen, Tomoyuki
    Wada, Keiji
    Miyazaki, Koutaro
    Takamiya, Makoto
    Sakurai, Takayasu
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 2740 - 2745
  • [7] Design and Analysis of High-Speed Parallel Prefix Adder for Digital Circuit Design Applications
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 95 - 100
  • [8] ESTIMATING HIGH-SPEED CIRCUIT INTERCONNECT PERFORMANCE
    SAINATI, RA
    MORAVEC, TJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (04): : 533 - 541
  • [10] NEW HIGH-SPEED DIGITAL LEASED CIRCUIT SYSTEM
    SAKAMOTO, M
    TAMAKI, N
    NTT REVIEW, 1990, 2 (05): : 42 - 51