A Novel Scheme for Full Bottom Dielectric Isolation in Stacked Si Nanosheet Gate-All-Around Transistors

被引:2
|
作者
Yang, Jingwen [1 ]
Huang, Ziqiang [1 ]
Wang, Dawei [1 ]
Liu, Tao [1 ]
Sun, Xin [1 ]
Qian, Lewen [1 ]
Pan, Zhecheng [1 ]
Xu, Saisheng [1 ]
Wang, Chen [1 ,2 ]
Wu, Chunlei [1 ,2 ]
Xu, Min [1 ,2 ]
Zhang, David Wei [1 ,2 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[2] Shanghai Integrated Circuit Mfg Innovat Ctr Co Ltd, Shanghai 201203, Peoples R China
关键词
Si nanosheet gate-all-around (NS-GAA) transistors; S; D-first; fully bottom dielectric isolation (BDI); Full BDI_Last; TCAD simulation; SUBSTRATE;
D O I
10.3390/mi14061107
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In this paper, a novel scheme for source/drain-first (S/D-first) full bottom dielectric isolation (BDI), i.e., Full BDI_Last, with integration of a sacrificial Si0.5Ge0.5 layer was proposed and demonstrated in a stacked Si nanosheet gate-all-around (NS-GAA) device structure using TCAD simulations. The proposed full BDI scheme flow is compatible with the main process flow of NS-GAA transistor fabrication and provides a large window for process fluctuations, such as the thickness of the S/D recess. It is an ingenious solution to insert the dielectric material under the source, drain and gate regions to remove the parasitic channel. Moreover, because the S/D-first scheme decreases the problem of high-quality S/D epitaxy, the innovative fabrication scheme introduces full BDI formation after S/D epitaxy to mitigate the difficulty of providing stress engineering in the full BDI formation before S/D epitaxy (Full BDI_First). The electrical performance of Full BDI_Last is demonstrated by a 4.78-fold increase in the drive current compared to Full BDI_First. Furthermore, compared to traditional punch through stoppers (PTSs), the proposed Full BDI_Last technology could potentially provide an improved short channel behavior and good immunity against parasitic gate capacitance in NS-GAA devices. For the assessed inverter ring oscillator (RO), applying the Full BDI_Last scheme allows the operating speed to be increased by 15.2% and 6.2% at the same power, or alternatively enables an 18.9% and 6.8% lower power consumption at the same speed compared with the PTS and Full BDI_First schemes, respectively. The observations confirm that the novel Full BDI_Last scheme incorporated into an NS-GAA device can be utilized to enable superior characteristics to benefit the performance of integrated circuits.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Process Flow Modelling and Characterisation of Stacked Gate-All-Around Nanosheet Transistors
    Mumba, K.
    Cai, S.
    Kalna, K.
    [J]. 2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 271 - 274
  • [2] Exploration of Negative Capacitance in Gate-All-Around Si Nanosheet Transistors
    Sakib, Fahimul Islam
    Hasan, Md. Azizul
    Hossain, Mainul
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 5236 - 5242
  • [3] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    [J]. SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [4] Fabrication and Characterization of Stacked Poly-Si Nanosheet With Gate-All-Around and Multi-Gate Junctionless Field Effect Transistors
    Tsai, Meng-Ju
    Peng, Kang-Hui
    Sun, Chong-Jhe
    Yan, Siao-Cheng
    Hsu, Chieng-Chung
    Lin, Yu-Ru
    Lin, Yu-Hsien
    Wu, Yung-Chun
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 1133 - 1139
  • [5] A Novel Si Nanosheet Channel Release Process for the Fabrication of Gate-All-Around Transistors and Its Mechanism Investigation
    Sun, Xin
    Wang, Dawei
    Qian, Lewen
    Liu, Tao
    Yang, Jingwen
    Chen, Kun
    Wang, Luyu
    Huang, Ziqiang
    Xu, Min
    Wang, Chen
    Wu, Chunlei
    Xu, Saisheng
    Zhang, David Wei
    [J]. NANOMATERIALS, 2023, 13 (03)
  • [6] Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs
    Sharma, Sanjay
    Sahay, Shubham
    Dey, Rik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 37 - 45
  • [7] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    [J]. IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [8] 3D RRAMs with Gate-All-Around Stacked Nanosheet Transistors for In-Memory-Computing
    Barraud, S.
    Ezzadeen, M.
    Bosch, D.
    Dubreuil, T.
    Castellani, N.
    Meli, V
    Hartmann, J. M.
    Mouhdach, M.
    Previtali, B.
    Giraud, B.
    Noel, J. P.
    Molas, G.
    Portal, J. M.
    Nowak, E.
    Andrieu, F.
    [J]. 2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [9] Strain induced variability study in Gate-All-Around vertically-stacked horizontal nanosheet transistors
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    [J]. PHYSICA SCRIPTA, 2020, 95 (06)
  • [10] Gate-all-around nanosheet transistors go 2D
    Chen, Zhihong
    [J]. NATURE ELECTRONICS, 2022, 5 (12) : 830 - 831