Signal-Division-Aware Analog Circuit Topology Synthesis Aided by Transfer Learning

被引:1
|
作者
Zhao, Zhenxin [1 ,2 ]
Luo, Jiang [2 ,3 ]
Liu, Jun [2 ]
Zhang, Lihong [1 ]
机构
[1] Mem Univ Newfoundland, Fac Engn & Appl Sci, Dept Elect & Comp Engn, St John, NF A1C 5S7, Canada
[2] Hangzhou Dianzi Univ, Zhejiang Key Lab Large Scale Integrated Circuit D, Hangzhou 310018, Zhejiang, Peoples R China
[3] Southeast Univ, State Key Lab Millimeter Waves, Nanjing 210096, Peoples R China
基金
加拿大创新基金会; 加拿大自然科学与工程研究理事会;
关键词
Topology; Circuit topology; Voltage; Libraries; Integrated circuits; Transfer learning; Network topology; Circuit topology synthesis; deep reinforcement learning (DRL); electronic design automation (EDA); transfer learning (TL); OPTIMIZATION; FRAMEWORK;
D O I
10.1109/TCAD.2023.3245979
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Compared with conventional analog circuit topology synthesis methods, the deep-reinforcement-learning (DRL)-based method features much higher synthesis efficiency while possessing the merit of strong generalization capability. However, this method cannot synthesize operational amplifiers that involve signal division. To address this critical limitation, this article presents new synthesis rules to guide the DRL-based synthesis process. In addition, to meet various design specifications requested by users, we further develop a smart circuit synthesis system, which can robustly return a solution (i.e., a feasible circuit topology with detailed device sizes) right away as long as the input design specifications are reasonable. A transfer learning (TL) scheme is proposed to reduce the computation overhead of training this system. The experimental results show the efficacy of our smart circuit synthesis system and TL scheme, confirming an advancement over the state-of-the-art approaches.
引用
收藏
页码:3481 / 3490
页数:10
相关论文
共 39 条
  • [21] Gaussian-Process-Based Surrogate for Optimization-Aided and Process-Variations-Aware Analog Circuit Design
    Sanabria-Borbon, Adriana C.
    Soto-Aguilar, Sergio
    Estrada-Lopez, Johan J.
    Allaire, Douglas
    Sanchez-Sinencio, Edgar
    ELECTRONICS, 2020, 9 (04)
  • [22] SPEED: Synthesis of high-performance large scale analog/mixed signal circuit
    Chien, YT
    Huang, LR
    Chen, WT
    Ma, GK
    Mukherjee, T
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 112 - 115
  • [23] Transfer Learning with Bayesian Optimization-Aided Sampling for Efficient AMS Circuit Modeling
    Liu, Juzheng
    Hassanpourghadi, Mohsen
    Zhang, Qiaochu
    Su, Shiyu
    Chen, Mike Shuo-Wei
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [24] Transfer Learning Enabled Modeling Paradigm for PVT-aware Circuit Performance Estimation
    Amuru, Deepthi
    Vechalapu, Raja Mavullu
    Abbas, Zia
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (06)
  • [25] Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis
    Yang, Huiying
    Vemuri, Ranga
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 201 - +
  • [26] A Transfer Learning Method for Fault Diagnosis of Analog Circuit Using Deep Subdomain Adaptation Network
    Chen, Weizheng
    Han, Xu
    Zhao, Guangquan
    Peng, Xiyuan
    2023 PROGNOSTICS AND HEALTH MANAGEMENT CONFERENCE, PHM, 2023, : 264 - 271
  • [27] Analysis of Machine Learning Techniques for Time Domain Waveform Prediction in Analog and Mixed Signal Integrated Circuit Verification
    Dhanasekar, V
    Gunasekaran, Vinodhini
    Challa, Anusha
    Srinivasan, Bama
    Devi, J. Dhurga
    Ravindran, Selvi
    Parthasarathi, Ranjani
    Ramakrishna, P. V.
    Kumar, Gopika Geetha
    Padmanabhan, Venkateswaran
    Lakshmanan, Guha
    Balasubramanian, Lakshmanan
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 272 - 280
  • [28] Review: Machine learning techniques in analog/RF integrated circuit design, synthesis, layout, and test
    Afacan, Engin
    Lourenco, Nuno
    Martins, Ricardo
    Dundar, Gunhan
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 113 - 130
  • [29] Transfer Learning for QoS Aware Topology Management in Energy Efficient 5G Cognitive Radio Networks
    Zhao, Qiyang
    Grace, David
    2014 1ST INTERNATIONAL CONFERENCE ON 5G FOR UBIQUITOUS CONNECTIVITY (5GU), 2014, : 152 - 157
  • [30] Machine Learning Assisted Circuit Sizing Approach for Low-Voltage Analog Circuits with Efficient Variation-Aware Optimization
    Song, Ling-Yen
    Chou, Chih-Yun
    Kuo, Tung-Chieh
    Liu, Chien-Nan
    Huang, Juinn-Dar
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)