Review of virtual wafer process modeling and metrology for advanced technology development

被引:3
|
作者
Hargrove, Michael [1 ]
Wen, Sandy [1 ]
Yim, Daebin [1 ]
Ruegger, Kira Egelhofer [1 ]
Nanja, Pradeep [1 ]
Sarkar, Sumant [1 ]
Lowe, Brett [1 ]
Vincent, Benjamin [1 ]
Ervin, Joseph [1 ]
Fried, David [1 ]
机构
[1] Coventor Inc, Lam Res Co, Fremont, CA 94539 USA
关键词
semiconductor; metrology; 3D NAND; DRAM; logic technology; BEOL; FinFET; pitch-walking; CHALLENGES; MEMORY; 3D;
D O I
10.1117/1.JMM.22.3.031209
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Semiconductor logic and memory technology development continues to push the limits of process complexity and cost, especially as the industry migrates to the 5 nm node and beyond. Optimization of the process flow and ultimately quantifying its physical and electrical properties are critical steps in yielding mature technology. The standard build, test, and wait model of technology development is a major contributor to time and cost overruns. The growing inability to characterize many of the subtle and complicated features and yield limiting factors of a given technology is another serious constraint. We demonstrate the use of process modeling, virtual wafer fabrication, and virtual metrology in process development of advanced logic and memory. Accurate and predictive process modeling, in combination with virtual metrology enables the characterization of any feature on any given structure, is becoming a key requirement in advanced technology development. Virtual fabrication also accelerates the semiconductor development cycle, by substituting limited and lengthy wafer-based experiments with fast, large-scale virtual design of experiment. Several applications of virtual process modeling and metrology are illustrated in 3D NAND, DRAM, and logic technology. These applications include studies of 3D NAND pillar etch alignment (including tilt, twist, and bowing), DRAM capacitor process window optimization, advanced FinFET logic pitch-walking, and BEOL performance optimization.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Virtual metrology: A solution for wafer to wafer advanced process control
    Chen, PH
    Wu, S
    Lin, JS
    Ko, F
    Lo, H
    Wang, J
    Yu, CH
    Liang, MS
    [J]. ISSM 2005: IEEE International Symposium on Semiconductor Manufacturing, Conference Proceedings, 2005, : 155 - 157
  • [2] Interferometric metrology of wafer nanotopography for advanced CMOS process integration
    Valley, JF
    Koliopoulos, CL
    Tang, SH
    [J]. OPTICAL METROLOGY ROADMAP FOR THE SEMICONDUCTOR, OPTICAL, AND DATA STORAGE INDUSTRIES II, 2001, 4449 : 160 - 168
  • [3] Virtual Metrology Modeling for Wafer Edges via Graph Attention Networks
    Joo, Jaehyeon
    Yang, Keun Woo
    Choi, Yeoung Je
    Min, Byungwook
    Kim, Chang Ouk
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2023, 36 (03) : 359 - 366
  • [4] Development of Smart Feature Selection for Advanced Virtual Metrology
    Lenz, Benjamin
    Barak, Bernd
    Leicht, Carotin
    [J]. 2014 25TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2014, : 145 - 150
  • [5] Statistical metrology - Measurement and modeling of variation for advanced process development and design rule generation
    Boning, DS
    Chung, JE
    [J]. CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 395 - 404
  • [6] An advanced modeling approach for mask and wafer process simulation
    Karakas, Ahmet
    Elsen, Erich
    Torunoglu, Ilhami
    Andrus, Curtis
    [J]. PHOTOMASK TECHNOLOGY 2010, 2010, 7823
  • [7] Predictive Modeling for Advanced Virtual Metrology: A Tree-Based Approach
    Liu, Yang
    Li, Xin
    [J]. 2018 IEEE 23RD INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION (ETFA), 2018, : 845 - 852
  • [8] Advanced overlay metrology for wafer bonding applications
    Goto, Tomohiro
    Kato, Yoshimitsu
    Koike, Takashi
    Kasa, Kentaro
    Tanaka, Yusuke
    Nakae, Akihiro
    [J]. METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVIII, 2024, 12955
  • [9] An overview of CD metrology for advanced CMOS process development
    Marchman, H
    [J]. CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 491 - 501
  • [10] Development of virtual metrology algorithm for the high mixed manufacturing process
    Chen Shan
    Sheng Biqi
    Pan Tianhong
    [J]. 2013 32ND CHINESE CONTROL CONFERENCE (CCC), 2013, : 1783 - 1786