Strained Si Nanosheet pFET Based on SiC Strain Relaxed Buffer Layer for High Performance and Low Power Logic Applications

被引:1
|
作者
Chen, Kun [1 ,2 ]
Yang, Jingwen [1 ]
Wu, Chunlei [1 ,2 ,3 ]
Wang, Chen [1 ,2 ,3 ]
Xu, Min [1 ,2 ,3 ]
Zhang, David Wei [1 ,2 ,3 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Shanghai Integrated Circuit Mfg Innovat Ctr Co Ltd, Shanghai 200433, Peoples R China
[3] Zhangjiang Fudan Int Innovat Ctr, Shanghai 200433, Peoples R China
关键词
~Gate-all-around (GAA); nanosheet (NS-FET); S/D stressor; stress enhancement; strain relaxed buffer;
D O I
10.1109/ACCESS.2023.3287148
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The application of SiC-based strain-relaxed buffers (SRB) technology in gate-all-around (GAA) pMOS nanosheet transistors (NS-FETs) fabrication has been systematically investigated. TCAD simulation results show that SiC SRB can effectively enhance the p-channel stress, up to 3.8Gpa has been achieved without S/D parasitic RC degradation. Furthermore, introducing a wide-bandgap SiC layer underneath NS-FET can help suppress the bottom parasitic transistor. The SiC SRB technology presents a integrated and streamlined approach for addressing the major performance bottlenecks of NS-FETs and is a potential solution for developing future NS-FET based high-performance and low-power logic applications.
引用
收藏
页码:65491 / 65495
页数:5
相关论文
共 50 条
  • [1] Gate-All-Around Strained Si0.4Ge0.6 Nanosheet PMOS on Strain Relaxed Buffer for High Performance Low Power Logic Application
    Agrawal, A.
    Chouksey, S.
    Rachmady, W.
    Vishwanath, S.
    Ghose, S.
    Mehta, M.
    Torres, J.
    Oni, A. A.
    Weng, X.
    Li, H.
    Merrill, D.
    Metz, M.
    Murthy, A.
    Kayalieros, J.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [2] Performance Analysis of FinFETs with Strained-Si Fin on Strain-Relaxed Buffer
    Jena, J.
    Dash, T. P.
    Mohaptra, E.
    Das, S.
    Nanda, J.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 327 - 330
  • [3] Effect of Si intermediate layer on high relaxed SiGe layer grown using low temperature Si buffer
    Yang, Hongbin
    Fan, Yongliang
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2006, 27 (SUPPL.): : 144 - 147
  • [4] The impact of self-heating and SiGe strain-relaxed buffer thickness on the analog performance of strained Si nMOSFETs
    Alatise, O. M.
    Kwa, K. S. K.
    Olsen, S. H.
    O'Neill, A. G.
    SOLID-STATE ELECTRONICS, 2010, 54 (03) : 327 - 335
  • [5] A novel three-layer graded SiGe strain relaxed buffer for the high crystal quality and strained Si0.5Ge0.5 layer epitaxial grown
    Zhiqian Zhao
    Yongliang Li
    Guilei Wang
    Anyan Du
    Shihai Gu
    Yan Li
    Qingzhu Zhang
    Gaobo Xu
    Xueli Ma
    Xiaolei Wang
    Hong Yang
    Jun Luo
    JunFeng Li
    Huaxiang Yin
    Wenwu Wang
    Journal of Materials Science: Materials in Electronics, 2019, 30 : 14130 - 14135
  • [6] A novel three-layer graded SiGe strain relaxed buffer for the high crystal quality and strained Si0.5Ge0.5 layer epitaxial grown
    Zhao, Zhiqian
    Li, Yongliang
    Wang, Guilei
    Du, Anyan
    Gu, Shihai
    Li, Yan
    Zhang, Qingzhu
    Xu, Gaobo
    Ma, Xueli
    Wang, Xiaolei
    Yang, Hong
    Luo, Jun
    Li, JunFeng
    Yin, Huaxiang
    Wang, Wenwu
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2019, 30 (15) : 14130 - 14135
  • [7] High crystal quality strained Si0.5Ge0.5 layer with a thickness of up to 50 nm grown on the three-layer SiGe strain relaxed buffer
    Zhao, Zhiqian
    Li, Yongliang
    Gu, Shihai
    Zhang, Qingzhu
    Wang, Guilei
    Li, Junjie
    Li, Yan
    Xu, Gaobo
    Ma, Xueli
    Wang, Xiaolei
    Yang, Hong
    Lu, Jun
    Li, JunFeng
    Yin, Huaxiang
    Wang, Wenwu
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 99 : 159 - 164
  • [8] Strain induced changes in performance of strained-Si/strained-Si1-yGey/relaxed-Si1-xGex MOSFETs and circuits for digital applications
    Kumar Subindu
    Kumari Amrita
    Das Mukul K
    Journal of Central South University, 2017, 24 : 1233 - 1244
  • [9] Strain induced changes in performance of strained-Si/strained-Si1-yGey/relaxed-Si1-xGex MOSFETs and circuits for digital applications
    Kumar Subindu
    Kumari Amrita
    Das Mukul K
    Journal of Central South University, 2017, 24 (06) : 1233 - 1244
  • [10] High-quality strain-relaxed SiGe films grown with low temperature Si buffer
    Luo, YH
    Wan, J
    Forrest, RL
    Liu, JL
    Goorsky, MS
    Wang, KL
    JOURNAL OF APPLIED PHYSICS, 2001, 89 (12) : 8279 - 8283