A novel high-speed low-power sense-amplifier-based flip-flop for digital circuits application

被引:0
|
作者
Yuan, Ang [1 ,2 ]
Zhao, Huidong [1 ,2 ]
Li, Zhi [1 ,2 ]
Qiao, Shushan [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
来源
关键词
flip-flop; low-power; sense-amplifier; low-voltage operation; DESIGN;
D O I
10.1587/elex.2.230446
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a novel sense-amplifier-based flip-flop (SAFF) applied in low-power, high-speed operation. With the employment of the pre-charge control technique and shut-off transistor, the power and delay of the proposed SAFF are significantly reduced. Furthermore, the proposed SAFF can provide low-voltage operation. Post-layout simulation results based on the SMIC 55 nm CMOS process show that the proposed SAFF achieves a 28.9% reduction in the CLK-to-Q delay and a 53.2% decrease in power (25% input data switching activity) and the power-delay product of the proposed SAFF shows 3.0x improvement compared with the conventional SAFF.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Data-Dependant Sense-Amplifier Flip-Flop for Low Power Applications
    Moradi, Farshad
    Augustine, Charles
    Goel, Ashish
    Karakonstantis, Georgeos
    Tuan Vu Cao
    Wisland, Dag
    Mahmoodi, Hamid
    Roy, Kaushik
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [32] Novel Low-power Ternary Explicit Pulsed JKL Flip-Flop Based on CNFET
    Wang Qian
    Wang Pengjun
    Gong Daohui
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [33] DESIGN OF A LOW-POWER HIGH-SPEED TRUE SINGLE-PHASE CLOCK D FLIP-FLOP FOR VERNIER TIME-TO-DIGITAL CONVERTERS
    Lakshmi, P. Vijaya (posanivijaya@gmail.com), 2025, 84 (01): : 61 - 69
  • [34] A novel high-speed flip-flop circuit using RTDs and HEMTs
    Matsuzaki, H
    Itoh, T
    Yamamoto, M
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 154 - 157
  • [35] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [36] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [37] Ultralow-power high-speed flip-flop based on multimode Fin FETs
    Kai LIAO
    Xiaoxin CUI
    Nan LIAO
    Tian WANG
    Dunshan YU
    Xiaole CUI
    ScienceChina(InformationSciences), 2016, 59 (04) : 83 - 93
  • [38] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [39] A novel static Dual edge-trigger flip-flop for high-frequency low-power application
    Ling, Goh Wang
    Yeo, Kiat Seng
    Wenle, Zhang
    Gee, Lim Hoe
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 208 - 211
  • [40] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344