Hybrid, Asymmetric and Reconfigurable Input Unit Designs for Energy-Efficient On-Chip Networks

被引:0
|
作者
Liu, Xiaoman [1 ]
Gao, Yujie [1 ]
He, Yuan [1 ,2 ]
Yue, Xiaohan [1 ]
Jiang, Haiyan [1 ]
Wang, Xibo [1 ]
机构
[1] Shenyang Univ Technol, Shenyang, Liaoning, Peoples R China
[2] Keio Univ, Yokohama 2238526, Japan
关键词
network-on-chip; router; input unit; network traffic; energy efficiency; ROUTER; MODEL;
D O I
10.1587/transele.2022CTP0005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The complexity and scale of Networks-on-Chip (NoCs) are growing as more processing elements and memory devices are imple-mented on chips. However, under strict power budgets, it is also critical to lower the power consumption of NoCs for the sake of energy efficiency. In this paper, we therefore present three novel input unit designs for on-chip routers attempting to shrink their power consumption while still conserving the network performance. The key idea behind our designs is to organize buffers in the input units with characteristics of the network traffic in mind; as in our observations, only a small portion of the network traffic are long packets (composed of multiple flits), which means, it is fair to implement hybrid, asymmetric and reconfigurable buffers so that they are mainly tar-geting at short packets (only having a single flit), hence the smaller power consumption and area overhead. Evaluations show that our hybrid, asym-metric and reconfigurable input unit designs can achieve an average re-duction of energy consumption per flit by 45%, 52.3% and 56.2% under 93.6% (for hybrid designs) and 66.3% (for asymmetric and reconfigurable designs) of the original router area, respectively. Meanwhile, we only ob-serve minor degradation in network latency (ranging from 18.4% to 1.5%, on average) with our proposals.
引用
收藏
页码:570 / 579
页数:10
相关论文
共 50 条
  • [21] Energy-Efficient eDRAM-Based On-Chip Storage Architecture for GPGPUs
    Jing, Naifeng
    Jiang, Li
    Zhang, Tao
    Li, Chao
    Fan, Fengfeng
    Liang, Xiaoyao
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (01) : 122 - 135
  • [22] Exploiting variable cycle transmission energy-efficient on-chip interconnect design
    Kalyan, T. Venkata
    Mutyam, Madhu
    Rao, P. Vijaya Sankara
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 235 - +
  • [23] Reconfigurable Intelligent Surfaces to Enable Energy-Efficient IoT Networks
    Inacio de Souza, Joao Henrique
    Marinello Filho, Jose Carlos
    Abrao, Taufik
    Panazio, Cristiano
    2022 SYMPOSIUM ON INTERNET OF THINGS, SIOT, 2022,
  • [24] An Efficient DVS Scheme for On-Chip Networks Using Reconfigurable Virtual Channel Allocators
    Sadrosadati, Mohammad
    Mirhosseini, Amirhossein
    Aghilinasab, Homa
    Sarbazi-Azad, Hamid
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 249 - 254
  • [25] An Energy-efficient On-chip Learning Architecture for STDP based Sparse Coding
    Kim, Heetak
    Tang, Hoyoung
    Park, Jongsun
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [26] An Energy-Efficient GAN Accelerator with On-chip Training for Domain Specific Optimization
    Kim, Soyeon
    Kang, Sanghoon
    Han, Donghyeon
    Kim, Sangyeob
    Kim, Sangjin
    Yoo, Hoi-jun
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [27] EcoLaser: An Adaptive Laser Control for Energy-Efficient On-Chip Photonic Interconnects
    Demir, Yigit
    Hardavellas, Nikos
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 3 - 8
  • [28] Special Issue on Energy-Efficient Reconfigurable Wireless Communication and Networks
    Misra, Sudip
    Gao, Yue
    Gupta, Nitin
    Dressler, Falko
    Piuri, Vincenzo
    Xue, Guoliang
    IEEE TRANSACTIONS ON GREEN COMMUNICATIONS AND NETWORKING, 2022, 6 (02): : 665 - 668
  • [29] Energy-Efficient Monolithic Three-Dimensional On-Chip Memory Architectures
    Yu, Ye
    Jha, Niraj K.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 620 - 633
  • [30] A Reconfigurable Spatial Architecture for Energy-Efficient Inception Neural Networks
    Luo, Lichuan
    Kang, Wang
    Liu, Junzhan
    Zhang, He
    Zhang, Youguang
    Liu, Dijun
    Ouyang, Peng
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) : 7 - 20