A 6.4-Gbps 0.41-pJ/b fully-digital die-to-die interconnect PHY for silicon interposer based 2.5D integration

被引:0
|
作者
Yang, Yinglin
Wang, Yunzhengmao
Yi, Tengyue [3 ]
Chen, Chixiao [1 ,2 ,3 ]
Liu, Qi [1 ,3 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Zhejiang Lab, Hangzhou 311121, Peoples R China
[3] ZhangJiang Lab, Shanghai 201102, Peoples R China
关键词
2.5D integration; Silicon interposer; Chiplet; D2D interconnect; Equivalent EM model;
D O I
10.1016/j.vlsi.2024.102170
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents an agilely designed high -speed energy-efficient Die -to -Die interconnect PHY for silicon interposer based 2.5D integration. Due to the S-parameter of an interconnect is too complex for digital level analysis, a compact RC equivalent circuit model is discussed in this work. The model method works up -to 4 GHz, by comparing with the S-parameter results extracted by commercial 3D electromagnetic field solver. A termination-free die -to -die interconnect transceiver is proposed, where transmitters, receivers and clock modules are all implemented by standard cells, whose layout is generated by commercial digital physical EDA tools. A 28 nm prototype is developed and simulated. It maximally consumes 13.03 mW under 6.4-Gbps data, separately supplied by 0.8 V for logic and 0.5 V for TX drivers and RX front-ends. It achieves an power efficiency of 0.41 pJ/bit with 0.55 -UI eye -diagram opening for 2.35 mm die -to -die distance, and the area of the layout in this work is only 686 mu m2.
引用
收藏
页数:8
相关论文
共 3 条
  • [1] A Scalable Die-to-Die Interconnect with Replay and Repair Schemes for 2.5D/3D Integration
    Liao, Jie
    Jiao, Bo
    Zhang, Jinshan
    Liu, Shiwei
    Jiang, Hao
    Tao, Jun
    Jiang, Wenning
    Liu, Qi
    Zhang, Lihua
    Zhu, Haozhe
    Chen, Chixiao
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [2] A feasibility study on 100Gbps-per-channel die-to-die signal transmission on silicon interposer-based 2.5-D LSI with a passive digital equalizer
    Oikawa, Ryuichi
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 957 - 965
  • [3] Integration Study of Die Strength and Various Bumping Volume and Reliability Performance on 2.5D Silicon Interposer Assembly
    Peng, Shih-Liang
    Huang, Chen-Yu
    Yang, Ming-Hsien
    Tseng, Stephen
    Lai, J. Y.
    Lu, Terren
    Chen, Hsien-Wen
    Chiu, Steve
    Chen, Stephen
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1 - 7