1T-DRAM Cell with Different FET Technologies for Low Power Application

被引:0
|
作者
Addala, Durgesh [1 ]
Sinha, Sanjeet Kumar [1 ]
Gadiparthi, Mohan Chandu [1 ]
Chander, Sweta [1 ]
机构
[1] Lovely Profess Univ, Sch Elect & Elect Engn, Phagwara, Punjab, India
关键词
Semiconductor memories; DRAM; CNTFET; Read and write; Refresh;
D O I
10.1007/s11277-022-09963-w
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
DRAM's are essential for memory-based electronics devices and the usage of RAM is increasing day by day to reach the user's expectation the products are get designed based on low power and portable. The proposed DRAM cell has a separate read and write path for improvement in read and write abilities. Power dissipation is a major issue to solve this issue researchers are focusing on low power circuits and trying to design the circuits with less number of the transistor so that it will consume less amount of power. In this paper, three structures are presently based on MOSFET technology and CNTFET technology. MOSFET model structures are divided into two they are 1.DRAM circuit with Tri-state buffers and 2. DRAM circuit without Tri-state buffers. CNTFET based structure is built with the help of Carbon Nanotube-FET's and the structure is the same as DRAM without Tri-state buffers. Power analysis, voltage, delay are evaluated with the help of cadence virtuoso and LT spice Tools. The proposed DRAM cell exhibits higher write and reads margins with an improvement compared to conventional cell.
引用
收藏
页码:471 / 486
页数:16
相关论文
共 50 条
  • [1] 1T-DRAM Cell with Different FET Technologies for Low Power Application
    Durgesh Addala
    Sanjeet Kumar Sinha
    Mohan Chandu Gadiparthi
    Sweta Chander
    [J]. Wireless Personal Communications, 2023, 128 : 471 - 486
  • [2] Low-Power Z2-FET Capacitorless 1T-DRAM
    Parihar, M. S.
    Lee, K. H.
    Dirani, H. E.
    Navarro, C.
    Lacord, J.
    Martinie, S.
    Barbe, J. -Ch.
    Fonteneau, P.
    Galy, Ph.
    Le Royer, C.
    Mescot, X.
    Gamiz, F.
    Cheng, B.
    Asenov, A.
    Taur, Y.
    Bawedin, M.
    Cristoloveanu, S.
    [J]. 2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 103 - 106
  • [3] Ultra-low power 1T-DRAM in FDSOI technology
    El Dirani, H.
    Lee, K. H.
    Parihar, M. S.
    Lacord, J.
    Martinie, S.
    Barbe, J-Ch.
    Mescot, X.
    Fonteneau, P.
    Broquin, J. -E.
    Ghibaudo, G.
    Galy, Ph
    Gamiz, F.
    Taur, Y.
    Kim, Y. -T.
    Cristoloveanu, S.
    Bawedin, M.
    [J]. MICROELECTRONIC ENGINEERING, 2017, 178 : 245 - 249
  • [4] Evaluation of Performance in Vertical 1T-DRAM and Planar 1T-DRAM
    Norifusa, Yuto
    Endoh, Tetsuo
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (05) : 847 - 853
  • [5] Vertical Transistor With n-Bridge and Body on Gate for Low-Power 1T-DRAM Application
    Lin, Jyi-Tsong
    Lin, Hung-Hsiu
    Chen, Yi-Jie
    Yu, Cyuan-You
    Kranti, Abhinav
    Lin, Chih-Chia
    Lee, Wei-Han
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 4937 - 4945
  • [6] A capacitor-less 1T-DRAM cell
    Okhonin, S
    Nagoga, M
    Sallese, JM
    Fazan, P
    [J]. IEEE ELECTRON DEVICE LETTERS, 2002, 23 (02) : 85 - 87
  • [7] Simulation Perspectives of Sub-1V Single-Supply Z2-FET 1T-DRAM Cells for Low-Power
    Navarro, Carlos
    Marquez, Carlos
    Navarro, Santiago
    Lozano, Carmen
    Kwon, Sehyun
    Kim, Yong-Tae
    Gamiz, Francisco
    [J]. IEEE ACCESS, 2019, 7 : 40279 - 40284
  • [8] A review of the Z2-FET 1T-DRAM memory: Operation mechanisms and key parameters
    Cristoloveanu, S.
    Lee, K. H.
    Parihar, M. S.
    El Dirani, H.
    Lacord, J.
    Martinie, S.
    Le Royer, C.
    Barbe, J. -Ch.
    Mescot, X.
    Fonteneau, P.
    Galy, Ph.
    Gamiz, F.
    Navarro, C.
    Cheng, B.
    Duan, M.
    Adamu-Lema, F.
    Asenov, A.
    Taur, Y.
    Xu, Y.
    Kim, Y-T.
    Wan, J.
    Bawedin, M.
    [J]. SOLID-STATE ELECTRONICS, 2018, 143 : 10 - 19
  • [9] Competitive 1T-DRAM in 28 nm FDSOI Technology for Low-Power Embedded Memory
    El Dirani, H.
    Bawedin, M.
    Lee, K.
    Parihar, M.
    Mescot, X.
    Fonteneau, P.
    Galy, Ph.
    Gamiz, F.
    Kim, Y-T.
    Ferrari, P.
    Cristoloveanu, S.
    [J]. 2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [10] Analysis of UTBOX 1T-DRAM Memory Cell at High Temperatures
    Almeida, L. M.
    Sasaki, K. R. A.
    Aoulaiche, M.
    Simoen, E.
    Claeys, C.
    Martino, J. A.
    [J]. MICROELECTRONICS TECHNOLOGY AND DEVICES - SBMICRO 2011, 2011, 39 (01): : 61 - 68