High-throughput and fully-pipelined ciphertext multiplier for homomorphic encryption

被引:0
|
作者
Wang, Zeyu [1 ]
Ikeda, Makoto [1 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Bunkyo Ku, Tokyo 1130032, Japan
来源
IEICE ELECTRONICS EXPRESS | 2024年 / 21卷 / 06期
关键词
homomorphic encryption; FPGA; RNS-CKKS; ciphertext mul tiplication;
D O I
10.1587/elex.21.20230628
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Homomorphic Encryption (HE) has become a promising technique to protect the data privacy in cloud computing, while its slow speed highly restricts the application. We propose a high throughput and fully pipelined implementation of ciphertext multiplier on FPGA to accelerate ciphertext multiplication, which is one of the frequently performed operations in HE applications and takes most of the calculation time. The fully pipelined architecture avoids memory access conflict and minimizes the memory usage on chip. Consequently, the logic cells, including LUTs and DSPs, are efficiently utilized for high parallelism degree and high throughput is achieved. The throughput is increased to 4.7 times compared to state -of -art FPGA designs and 1340 times of CPU performance.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [41] A high-throughput pipelined architecture for blind adaptive equalizer with minimum latency
    Mizuno, M
    Ueda, K
    Okello, J
    Ochi, H
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 29 - 32
  • [42] Implementation of a High-Speed and High-Throughput Advanced Encryption Standard
    Kumar, T. Manoj
    Karthigaikumar, P.
    [J]. INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 31 (02): : 1025 - 1036
  • [43] Large-capacity high-throughput low-cost pipelined CAM using pipelined CTAM
    Ray, SK
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (05) : 575 - 587
  • [44] DEVELOPMENT OF A FULLY AUTOMATED HIGH-THROUGHPUT HBCAGSPECIFIC IMMUNOASSAY
    Geissler, Rene
    Patel, Megha
    Anderson, Mark C.
    Qiu, Xiaoxing
    Cloherty, Gavin A.
    [J]. GASTROENTEROLOGY, 2022, 162 (07) : S1185 - S1185
  • [45] A Fully Automated High-Throughput Training System for Rodents
    Poddar, Rajesh
    Kawai, Risa
    Oelveczky, Bence P.
    [J]. PLOS ONE, 2013, 8 (12):
  • [46] Toward a Fully Automated High-Throughput Phototransfection System
    Cappelleri, David J.
    Halasz, Adam
    Sul, Jai-Yoon
    Kim, Tae Kyung
    Eberwine, James
    Kumar, Vijay
    [J]. JALA, 2010, 15 (04): : 329 - 341
  • [47] Iterative and Fully Pipelined High Throughput Efficient Architectures of AES in FPGA and ASIC
    Sharma, Vijay K.
    Kumar, Saurabh
    Mahapatra, K. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)
  • [48] An ultra-high throughput and fully pipelined implementation of AES algorithm on FPGA
    Soltani, Abolfazl
    Sharifian, Saeed
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (07) : 480 - 493
  • [49] High throughput, low cost, fully pipelined architecture for AES crypto chip
    Iyer, Nalini C.
    Anandmohan, P. V.
    Poornaiah, D. V.
    Kulkarni, V. D.
    [J]. 2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 340 - +
  • [50] High Throughput and Fully Pipelined FPGA Implementation of AES-192 Algorithm
    Abdul-Karim, Mona Sayed
    Rahouma, Kamel Hussien
    Nasr, Khalid
    [J]. PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 137 - 142