Design Strategies of 40 nm Split-Gate NOR Flash Memory Device for Low-Power Compute-in-Memory Applications

被引:1
|
作者
Yook, Chan-Gi [1 ]
Kim, Jung Nam [2 ]
Kim, Yoon [2 ]
Shim, Wonbo [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Dept Elect & Informat Engn, Seoul 01811, South Korea
[2] Univ Seoul, Sch Elect & Comp Engn, Seoul 02504, South Korea
关键词
compute-in-memory (CIM); NOR flash; split-gate NOR flash; device optimization; artificial intelligence; convolutional neural network; TCAD simulation; INFERENCE; RRAM; CMOS;
D O I
10.3390/mi14091753
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The existing von Neumann architecture for artificial intelligence (AI) computations suffers from excessive power consumption and memory bottlenecks. As an alternative, compute-in-memory (CIM) technology has been emerging. Among various CIM device candidates, split-gate NOR flash offers advantages such as a high density and low on-state current, enabling low-power operation, and benefiting from a high level of technological maturity. To achieve high energy efficiency and high accuracy in CIM inference chips, it is necessary to optimize device design by targeting low power consumption at the device level and surpassing baseline accuracy at the system level. In split-gate NOR flash, significant factors that can cause CIM inference accuracy drop are the device conductance variation, caused by floating gate charge variation, and a low on-off current ratio. Conductance variation generally has a trade-off relationship with the on-current, which greatly affects CIM dynamic power consumption. In this paper, we propose strategies for designing optimal devices by adjusting oxide thickness and other structural parameters. As a result of setting Tox,FG to 13.4 nm, TIPO to 4.6 nm and setting other parameters to optimal points, the design achieves erase on-current below 2 & mu;A, program on-current below 10 pA, and off-current below 1 pA, while maintaining an inference accuracy of over 92%.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Split-Gate Flash Memory for Automotive Embedded Applications
    Chu, Y. S.
    Wang, Y. H.
    Wang, C. Y.
    Lee, Y. H.
    Kang, A. C.
    Ranjan, R.
    Chu, W. T.
    Ong, T. C.
    Chin, H. W.
    Wu, K.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [2] The split-gate flash memory with an extra select gate for automotive applications
    Tsair, Yong-Shiuan
    Fang, Yean-Kuen
    Wang, Yu-Hsiung
    Chu, Wen-Ting
    Hsieh, Chia-Ta
    Lin, Yung-Tao
    Wang, Chung S.
    Wong, Myron
    Lee, Scott
    Smolen, Richard
    Liu, Bill
    SOLID-STATE ELECTRONICS, 2009, 53 (10) : 1059 - 1062
  • [3] Design considerations for sub-90-nm split-gate Flash-memory cells
    Saha, Samar K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (11) : 3049 - 3055
  • [4] Vertical floating-gate 4.5F2 split-gate NOR flash memory at 110nm node
    Lee, D
    Tsui, F
    Yang, JW
    Gao, F
    Lu, WJ
    Lee, Y
    Chen, CT
    Huang, V
    Wang, PY
    Liu, MH
    Hsu, HC
    Chang, S
    Chang, SY
    Van Tran, H
    Frayer, J
    Hu, YW
    Yeh, B
    Chen, B
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 72 - 73
  • [5] Embedded split-gate flash memory with silicon nanocrystals for 90nm and beyond
    Chindalore, Gowrishankar
    Yater, Jane
    Gasquet, Horacio
    Suhail, Mohammed
    Kang, Sung-Taeg
    Hong, Cheong Min
    Ellis, Nicole
    Rinkenberger, Glenn
    Shen, James
    Herrick, Matthew
    Malloch, Wendy
    Syzdek, Ronald
    Baker, Kelly
    Chang, Ko-Min
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 105 - 106
  • [6] Scaling considerations for sub-90 nm split-gate flash memory cells
    Saha, S. K.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (01) : 144 - 150
  • [7] Scaling Split-Gate Flash Memory Technology for Advanced MCU and Emerging Applications
    Do, N.
    Kim, J.
    Lemke, S.
    Tee, L.
    Tkachev, Y.
    Liu, X.
    Ghazavi, P.
    Zhou, F.
    Villard, B.
    Jourba, S.
    Decobert, C.
    Hong, S.
    Vu, T.
    Trinh, S.
    Ly, A.
    Tran, H.
    Tiwari, V.
    Reiten, M.
    2019 IEEE 11TH INTERNATIONAL MEMORY WORKSHOP (IMW 2019), 2019, : 28 - 31
  • [8] Characterizing Radiation and Stress-Induced Degradation in an Embedded Split-Gate NOR Flash Memory
    Duncan, Adam R.
    Gadlage, Matthew J.
    Roach, Austin H.
    Kay, Matthew J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (02) : 1276 - 1283
  • [9] A Detailed Analysis of Hot-Electron Programming Efficiency in 40-nm Split-Gate Flash Memory Cells
    Tkachev, Yuri
    Kotov, Alexander
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 48 - 51
  • [10] The Analysis of Erase Voltage Variability in 70-nm Split-Gate Flash Memory Arrays
    Tkachev, Yuri
    Yoo, Jong-Won
    Kotov, Alexander
    Clark, Lawrence T.
    Holbert, Keith E.
    2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2018, : 39 - 42