Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs

被引:0
|
作者
Jing-Yan Xu [1 ]
Shu-Ming Chen [1 ,2 ]
Rui-Qiang Song [1 ]
Zhen-Yu Wu [1 ]
Jian-Jun Chen [1 ]
机构
[1] College of Computer, National University of Defense Technology
[2] National Laboratory for Parallel and Distributed Processing,National University of Defense Technology
基金
中国国家自然科学基金;
关键词
Single-event transient; Charge collection; Bipolar amplification; Fully depleted silicon-on-insulator;
D O I
暂无
中图分类号
TL82 [核电子学仪器];
学科分类号
摘要
Based on 3 D-TCAD simulations, single-event transient(SET) effects and charge collection mechanisms in fully depleted silicon-on-insulator(FDSOI) transistors are investigated. This work presents a comparison between28-nm technology and 0.2-lm technology to analyze the impact of strike location on SET sensitivity in FDSOI devices. Simulation results show that the most SET-sensitive region in FDSOI transistors is the drain region near the gate. An in-depth analysis shows that the bipolar amplification effect in FDSOI devices is dependent on the strike locations. In addition, when the drain contact is moved toward the drain direction, the most sensitive region drifts toward the drain and collects more charge. This provides theoretical guidance for SET hardening.
引用
收藏
页码:42 / 47
页数:6
相关论文
共 50 条
  • [41] Angular effects in proton-induced single-event upsets in silicon-on-sapphire and silicon-on-insulator devices
    Kniffin, SD
    Sanders, AB
    Reed, RA
    LaBel, KA
    Liu, ST
    Tabbert, CJ
    Swonger, JW
    McCabe, JF
    Gardner, GA
    Lintz, J
    Ross, C
    Golke, K
    Burns, B
    Marshall, PW
    Kim, HS
    Forney, JD
    Carts, MA
    2004 IEEE RADIATION EFFECTS DATA WORKSHOP, WORKSHOP RECORD, 2004, : 115 - 119
  • [42] Unique reliability characteristics of fully depleted silicon-on-insulator tunneling FET
    Kang, Soo Cheol
    Lim, Donghwan
    Lim, Sung Kwan
    Noh, Jinwoo
    Kim, Seung-Mo
    Lee, Sang Kyung
    Choi, Changhwan
    Lee, Byoung Hun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [43] Comparison of single-event transients of T-gate core and IO device in 130nm partially depleted silicon-on-insulator technology
    Zheng Yunlong
    Dai Ruofan
    Chen Zhuojun
    Sun Shulong
    Wang Zheng
    Sang Zehua
    Lin Min
    Zou Shichang
    IEICE ELECTRONICS EXPRESS, 2016, 13 (12):
  • [44] Total-Ionizing-Dose Effects on 3D Sequentially Integrated, Fully Depleted Silicon-on-Insulator MOSFETs
    Toguchi, Shintaro
    Zhang, En Xia
    Gorchichko, Manila
    Fleetwood, Daniel M.
    Schrimpf, Ronald D.
    Reed, Robert A.
    Moreau, Stephane
    Cheramy, Severine
    Batude, Perrine
    Brunet, Laurent
    Andrieu, Francois
    Alles, Michael L.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (04) : 637 - 640
  • [45] Single Event Upset Study of 22 nm Fully Depleted Silicon-on-Insulator Static Random Access Memory with Charge Sharing Effect
    Yin, Chenyu
    Gao, Tianzhi
    Wei, Hao
    Chen, Yaolin
    Liu, Hongxia
    MICROMACHINES, 2023, 14 (08)
  • [46] ANALYSIS OF NEW HIGH-VOLTAGE BIPOLAR SILICON-ON-INSULATOR TRANSISTOR WITH FULLY DEPLETED COLLECTOR
    ARNBORG, T
    LITWIN, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (01) : 172 - 177
  • [47] Fully depleted silicon on insulator MOSFETs on (110) surface for hybrid orientation technologies
    Signamarcheix, T.
    Andrieu, F.
    Biasse, B.
    Casse, M.
    Papon, A. -M.
    Nolot, E.
    Ghyselen, B.
    Faynot, O.
    Clavelier, L.
    SOLID-STATE ELECTRONICS, 2011, 59 (01) : 8 - 12
  • [48] Subthreshold characteristics analysis and modeling of fully depleted silicon-on-insulator MOSFETs with high-k SiO2 stacked gate structure
    Ke, Dao-ming
    Wu, Di
    Meng, Jian
    Yang, Fei
    Wan, Lu-xu
    Yang, Jian-guo
    Chang, Hong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (09)
  • [49] TRANSCONDUCTANCE OF SILICON-ON-INSULATOR (SOI) MOSFETS
    COLINGE, JP
    IEEE ELECTRON DEVICE LETTERS, 1985, 6 (11) : 573 - 574
  • [50] Numerical simulation of single-event-transient effects on ultra-thin-body fully-depleted silicon-on-insulator transistor based on 22 nm process node
    Bi Jin-Shun
    Liu Gang
    Luo Jia-Jun
    Han Zheng-Sheng
    ACTA PHYSICA SINICA, 2013, 62 (20)