Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate

被引:0
|
作者
范杰 [1 ]
孙胜明 [1 ]
王海珠 [1 ]
邹永刚 [1 ]
机构
[1] State Key Laboratory of High Power Semiconductor Laser, Changchun University of Science and Technology
关键词
SOI; LDMOS;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
A new silicon-on-insulator(SOI) trench lateral double-diffused metal oxide semiconductor(LDMOS) with a reduced specific on-resistance R;,sp is presented. The structure features a non-depleted embedded p-type island(EP) and dual vertical trench gate(DG)(EP-DG SOI). First, the optimized doping concentration of drift region is increased due to the assisted depletion effect of EP. Secondly, the dual conduction channel is provided by the DG when the EP-DG SOI is in the on-state. The increased optimized doping concentration of the drift region and the dual conduction channel result in a dramatic reduction in R;,sp. The mechanism of the EP is analyzed,and the characteristics of R;,sp and breakdown voltage(BV) are discussed. Compared with conventional trench gate SOI LDMOS, the EP-DG SOI decreases R;,sp by 47.1% and increases BV from 196 V to 212 V at the same cell pitch by simulation.
引用
收藏
页码:118 / 121
页数:4
相关论文
共 50 条
  • [41] A low on-resistance high voltage SOI LIGBT with oxide trench in drift region and hole bypass gate configuration
    Lu, DH
    Jimbo, S
    Fujishima, N
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 393 - 396
  • [42] Effect of P plus Source Pattern in 4H-SiC Trench-Gate MOSFETs on Low Specific On-Resistance
    Jeong, Jee-Hun
    Jang, Min-Seok
    Seok, Ogyun
    Lee, Ho-Jun
    APPLIED SCIENCES-BASEL, 2023, 13 (01):
  • [43] Trench-gate-integrated superjunction lateral double-diffused MOSFET with low specific on-resistance
    Onishi, Yasuhiko
    Hashimoto, Yoshio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (08)
  • [44] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [45] Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage
    Cho, Doohyung
    Kim, Kwangsoo
    ETRI JOURNAL, 2014, 36 (05) : 829 - 834
  • [46] A novel low specific on-resistance double-gate LDMOS with multiple buried p-layers in the drift region based on the Silicon-On-Insulator substrate
    Chen, Yinhui
    Hu, Shengdong
    Cheng, Kun
    Jiang, YuYu
    Luo, Jun
    Wang, Jian'an
    Tang, Fang
    Zhou, Xichuan
    Zhou, Jianlin
    Gan, Ping
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 89 : 59 - 67
  • [47] Floating island and thick bottom oxide trench gate MOSFET (FITMOS) ultra-low on-resistance power MOSFET for automotive applications
    Miyagi, Kyosuke
    Takaya, Hidefumi
    Saito, Hirokazu
    Hamada, Kimimori
    2007 POWER CONVERSION CONFERENCE - NAGOYA, VOLS 1-3, 2007, : 982 - +
  • [48] Low Specific On-Resistance p-type OPTVLD-LDMOS with Double Hole-Conductive Paths for SPIC Application
    Cheng, Junji
    Chen, Xingbi
    2012 24TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2012, : 225 - 228
  • [49] A 1200-V-Class Ultra-Low Specific On-Resistance SiC Lateral MOSFET With Double Trench Gate and VLD Technique
    Kong, Moufu
    Hu, Zewei
    Gao, Jiacheng
    Chen, Zongqi
    Zhang, Bingke
    Yang, Hongqiang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 83 - 88
  • [50] A 300-V Ultra-Low-Specific On-Resistance High-Side p-LDMOS With Auto-Biased n-LDMOS for SPIC
    Yi, Bo
    Chen, Xingbi
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 551 - 560