共 50 条
- [3] Design of a 1.5 GHz Low jitter DCO Ring in 28 nm CMOS Process [J]. 24TH IEEE EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD 2020), 2020,
- [4] A low jitter PLL in a 90 nm CMOS digital process [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (08): : 1511 - 1516
- [5] Low-jitter 10 GHz multiphase PLL in 90 nm CMOS [J]. ELECTRONICS LETTERS, 2005, 41 (19) : 1053 - 1054
- [6] A Low-Jitter PLL with New Cross-Coupled VCO Delay Cell for SerDes CDR in 55-nm CMOS Technology [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1434 - 1436
- [7] A 77 GHz Power Amplifier for Low Cost Radar Transmitters in a 55-nm CMOS Technology [J]. 2021 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2021, : 43 - 45
- [9] A Low-power 2.4-GHz Receiver Front-end in 55-nm CMOS [J]. 2021 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS 2021), 2021, : 1257 - 1263