A 0.1–1.5 GHz, low jitter, area efficient PLL in 55-nm CMOS process

被引:0
|
作者
钟波 [1 ]
朱樟明 [1 ]
机构
[1] School of Microelectronics, Xidian University
基金
中国国家自然科学基金;
关键词
phase lock loop; freqency synthesizer; dual path charge pump; CMOS;
D O I
暂无
中图分类号
TN432 [场效应型];
学科分类号
080903 ; 1401 ;
摘要
A 0.1–1.5 GHz, 3.07 pS root mean squares(RMS) jitter, area efficient phase locked loop(PLL) with multiphase clock outputs is presented in this paper. The size of capacitor in the low pass filter(LPF) is significantly decreased by implementing a dual path charge pump(CP) technique in this PLL. Subject to specified power consumption, a novel optimization method is introduced to optimize the transistor size in the voltage control oscillator(VCO), CP and phase/frequency detector(PFD) in order to minimize clock jitter. This method could improve 3–6 dBc/Hz phase noise. The proposed PLL has been fabricated in 55 nm CMOS process with an integrated 16 pF metal–oxide–metal(MOM) capacitor, occupies 0.05 mm;silicon area, the measured total power consumption is 2.8 mW @ 1.5 GHz and the phase noise is 102 dBc/Hz @ 1 MHz offset frequency.
引用
收藏
页码:94 / 100
页数:7
相关论文
共 50 条
  • [1] A 0.1–1.5 GHz, low jitter, area efficient PLL in 55-nm CMOS process
    钟波
    朱樟明
    [J]. Journal of Semiconductors, 2016, 37 (05) : 94 - 100
  • [2] A 0.1-1.5 GHz, low jitter, area efficient PLL in 55-nm CMOS process
    Zhong Bo
    Zhu Zhangming
    [J]. JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)
  • [3] Design of a 1.5 GHz Low jitter DCO Ring in 28 nm CMOS Process
    Bisiaux, Pierre
    Blokhina, Elena
    Koskin, Eugene
    Siriburanon, Teerachot
    Galayko, Dimitri
    [J]. 24TH IEEE EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD 2020), 2020,
  • [4] A low jitter PLL in a 90 nm CMOS digital process
    Yin, Haifeng
    Wang, Feng
    Liu, Jun
    Mao, Zhigang
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (08): : 1511 - 1516
  • [5] Low-jitter 10 GHz multiphase PLL in 90 nm CMOS
    Kossel, M
    Buchmann, P
    Menolfi, C
    Morf, T
    Schmatz, M
    Toifl, T
    Weiss, J
    [J]. ELECTRONICS LETTERS, 2005, 41 (19) : 1053 - 1054
  • [6] A Low-Jitter PLL with New Cross-Coupled VCO Delay Cell for SerDes CDR in 55-nm CMOS Technology
    Wang, Yongsheng
    Zhang, Lixin
    Han, Weijia
    Li, Xinzhi
    Lai, Fengchang
    Liu, Xiaowei
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1434 - 1436
  • [7] A 77 GHz Power Amplifier for Low Cost Radar Transmitters in a 55-nm CMOS Technology
    Viet-Hoang Le
    Quang-Diep Bui
    Luo, Haifeng
    Li, Shenghao
    Xuan, Yuan
    Oi, Yinwan
    Zhang, Fan
    [J]. 2021 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2021, : 43 - 45
  • [8] A 12 GHz low-jitter LC-VCO PLL in 130 nm CMOS
    You, Y.
    Chen, J.
    Feng, Y.
    Tang, Y.
    Huang, D.
    Rui, W.
    Gong, D.
    Liu, T.
    Ye, J.
    [J]. JOURNAL OF INSTRUMENTATION, 2015, 10
  • [9] A Low-power 2.4-GHz Receiver Front-end in 55-nm CMOS
    Hong, Ran
    Liu, Meiru
    Chen, Rui
    Wang, Keping
    [J]. 2021 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS 2021), 2021, : 1257 - 1263
  • [10] 12.2 GHz All-digital PLL with Pattern Memorizing Cells for Low Power/low Jitter using 65 nm CMOS Process
    Lee, Sanggeun
    Oh, Taehyoun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (02) : 152 - 156