An efficient method for comprehensive modeling and parasitic extraction of cylindrical through-silicon vias in 3D ICs

被引:0
|
作者
姚蔷 [1 ]
叶佐昌 [1 ]
喻文健 [2 ]
机构
[1] Institute of Microelectronics, Tsinghua University
[2] Department of Computer Science and Technology, Tsinghua University
基金
中国国家自然科学基金;
关键词
3D IC; through silicon via(TSV); parasitic extraction; floating random walk algorithm; metal–oxide–semiconductor(MOS) capacitance;
D O I
暂无
中图分类号
TN401 [理论];
学科分类号
摘要
To build an accurate electric model for through-silicon vias(TSVs) in 3D integrated circuits(ICs),a resistance and capacitance(RC) circuit model and related efficient extraction technique are proposed.The circuit model takes both semiconductor and electrostatic effects into account,and is valid for low and medium signal frequencies.The electrostatic capacitances are extracted with a floating random walk based algorithm,and are then combined with the voltage-dependent semiconductor capacitances to form the equivalent circuit.Compared with the method used in Synopsys’ s Sdevice,which completely simulates the electro/semiconductor effects,the proposed method is more efficient and is able to handle the general TSV layout as well.For several TSV structures,the experimental results validate the accuracy of the proposed method for the frequency range from 10 kHz to1 GHz.The proposed method demonstrated 47 × speedup over the Sdevice for the largest 9-TSV case.
引用
收藏
页码:154 / 160
页数:7
相关论文
共 50 条
  • [31] Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
    Cho, Kyungin
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (06) : 931 - 941
  • [32] Reliability testing of through-silicon vias for high-current 3D applications
    Wright, Steven L.
    Andry, Paul S.
    Sprogis, Edmund
    Dang, Bing
    Polastre, Robert J.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 879 - +
  • [33] E-field induced keep-out zone determination method of through-silicon vias for 3-D ICs
    Kim, Kibeom
    Choi, Junsung
    Woo, Seongho
    Cho, Jaeyong
    Ahn, Seungyoung
    MICROELECTRONICS RELIABILITY, 2019, 98 : 161 - 164
  • [34] Resource Allocation Methodology for Through Silicon Vias and Sleep Transistors in 3D ICs
    Wang, Hailang
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 523 - 527
  • [35] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [36] An Efficient Fault Tolerance Technique for Through-Silicon-Vias in 3-D ICs
    Benabdeladhim, Mohamed
    Zayer, Fakhreddine
    Dghais, Wael
    Hamdi, Belgacem
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2018, 9 (07) : 264 - 270
  • [37] 3-D Integration and Through-Silicon Vias in MEMS and Microsensors
    Wang, Zheyao
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2015, 24 (05) : 1211 - 1244
  • [38] Random Walk Based Capacitance Extraction for 3D ICs with Cylindrical Inter-Tier-Vias
    Yu, Wenjian
    Zhang, Chao
    Wang, Qing
    Shi, Yiyu
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 702 - 709
  • [39] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [40] Electrical Investigation of Cu Pumping in Through-Silicon Vias for BEOL Reliability in 3D Integration
    Cheng, Chuan-An
    Sugie, Ryuichi
    Uchida, Tomoyuki
    Chen, Kou-Hua
    Chiu, Chi-Tsung
    Chen, Kuan-Neng
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,