An efficient method for comprehensive modeling and parasitic extraction of cylindrical through-silicon vias in 3D ICs

被引:0
|
作者
姚蔷 [1 ]
叶佐昌 [1 ]
喻文健 [2 ]
机构
[1] Institute of Microelectronics, Tsinghua University
[2] Department of Computer Science and Technology, Tsinghua University
基金
中国国家自然科学基金;
关键词
3D IC; through silicon via(TSV); parasitic extraction; floating random walk algorithm; metal–oxide–semiconductor(MOS) capacitance;
D O I
暂无
中图分类号
TN401 [理论];
学科分类号
080903 ; 1401 ;
摘要
To build an accurate electric model for through-silicon vias(TSVs) in 3D integrated circuits(ICs),a resistance and capacitance(RC) circuit model and related efficient extraction technique are proposed.The circuit model takes both semiconductor and electrostatic effects into account,and is valid for low and medium signal frequencies.The electrostatic capacitances are extracted with a floating random walk based algorithm,and are then combined with the voltage-dependent semiconductor capacitances to form the equivalent circuit.Compared with the method used in Synopsys’ s Sdevice,which completely simulates the electro/semiconductor effects,the proposed method is more efficient and is able to handle the general TSV layout as well.For several TSV structures,the experimental results validate the accuracy of the proposed method for the frequency range from 10 kHz to1 GHz.The proposed method demonstrated 47 × speedup over the Sdevice for the largest 9-TSV case.
引用
收藏
页码:154 / 160
页数:7
相关论文
共 50 条
  • [1] An efficient method for comprehensive modeling and parasitic extraction of cylindrical through-silicon vias in 3D ICs
    Yao Qiang
    Ye Zuochang
    Yu Wenjian
    [J]. JOURNAL OF SEMICONDUCTORS, 2015, 36 (08)
  • [2] Cluster-error correction for through-silicon vias in 3D ICs
    Huang, Tsung-Chu
    [J]. ELECTRONICS LETTERS, 2015, 51 (03) : 289 - 290
  • [3] Wideband Modeling and Characterization of Differential Through-Silicon Vias for 3-D ICs
    Zhao, Wen-Sheng
    Zheng, Jie
    Liang, Feng
    Xu, Kuiwen
    Chen, Xi
    Wang, Gaofeng
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1168 - 1175
  • [4] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [5] Modeling of Carbon Nanotube-Based Differential Through-Silicon Vias in 3-D ICs
    Zhao, Wen-Sheng
    Hu, Qing-Hao
    Fu, Kai
    Zhang, Yuan-Yuan
    Wang, Da-Wei
    Wang, Jing
    Hu, Yue
    Wang, Gaofeng
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 492 - 499
  • [6] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    YIN Xiangkun
    WANG Fengjuan
    ZHU Zhangming
    Vasilis F.Pavlidis
    LIU Xiaoxian
    LU Qijun
    LIU Yang
    YANG Yintang
    [J]. Chinese Journal of Electronics, 2023, 32 (02) : 365 - 374
  • [7] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    Yin, Xiangkun
    Wang, Fengjuan
    Zhu, Zhangming
    Pavlidis, Vasilis F.
    Liu, Xiaoxian
    Lu, Qijun
    Liu, Yang
    Yang, Yintang
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2023, 32 (02) : 365 - 374
  • [8] Temperature properties of the parasitic resistance of through-silicon vias (TSVs) in high-frequency 3-D ICs
    Yang, Yintang
    Liu, Xiaoxian
    Zhu, Zhangming
    Ding, Ruixue
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (14):
  • [9] Testing 3D Chips Containing Through-Silicon Vias
    Marinissen, Erik Jan
    Zorian, Yervant
    [J]. ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 569 - +
  • [10] Through-Silicon Vias and 3D Inductors for RF Applications
    Ebefors, Thorbjorn
    Oberhammer, Joachim
    [J]. MICROWAVE JOURNAL, 2014, 57 (02) : 80 - +