Innovative Hardware Accelerator Architecture for FPGA-Based General-Purpose RISC Microprocessors

被引:0
|
作者
Ali, Ehsan [1 ]
机构
[1] Assumption Univ, Vincent Mary Sch Engn Sci & Technol, Dept Elect & Comp Engn, Samut Prakan, Thailand
关键词
INSTRUCTION-SET; PROCESSOR;
D O I
10.1155/jece/6965638
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable computing (RC) theory aims to take advantage of the flexibility of general-purpose processors (GPPs) alongside the performance of application specific integrated circuits (ASICs). Numerous RC architectures have been proposed since the 1960s, but all are struggling to become mainstream. The main factor that prevents RC to be used in general-purpose CPUs, GPUs, and mobile devices is that it requires extensive knowledge of digital circuit design which is lacked in most software programmers. In an RC development, a processor cooperates with a reconfigurable hardware accelerator (HA) which is usually implemented on a field-programmable gate arrays (FPGAs) chip and can be reconfigured dynamically. It implements crucial portions of software (kernels) in hardware to increase overall performance, and its design requires substantial knowledge of digital circuit design. In this paper, a novel RC architecture is proposed that provides the exact same instruction set that a standard general-purpose RISC microprocessor (e.g., ARM Cortex-M0) has while automating the generation of a tightly coupled RC component to improve system performance. This approach keeps the decades-old assemblers, compilers, debuggers and library components, and programming practices intact while utilizing the advantages of RC. The proposed architecture employs the LLVM compiler infrastructure to translate an algorithm written in a high-level language (e.g., C/C++) to machine code. It then finds the most frequent instruction pairs and generates an equivalent RC circuit that is called miniature accelerator (MA). Execution of the instruction pairs is performed by the MA in parallel with consecutive instructions. Several kernel algorithms alongside EEMBC CoreMark are used to assess the performance of the proposed architecture. Performance improvement from 4.09% to 14.17% is recorded when HA is turned on. There is a trade-off between core performance and combination of compilation time, die area, and program startup load time which includes the time required to partially reconfigure an FPGA chip.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] FPGA-based hardware accelerator for SIC in uplink NOMA networks
    Sunkaraboina, Sreenu
    Naidu, Kalpana
    TELECOMMUNICATION SYSTEMS, 2024, 86 (02) : 383 - 392
  • [22] An FPGA-Based Autofocusing Hardware Architecture for Digital Holography
    Chen, Huan-Yuan
    Hwang, Wen-Jyi
    Cheng, Chau-Jern
    Lai, Xin-Ji
    IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2019, 5 (02) : 287 - 300
  • [23] A Highly Parallel FPGA-based Evolvable Hardware Architecture
    Cancare, Fabio
    Castagna, Marco
    Renesto, Matteo
    Sciuto, Donatella
    PARALLEL COMPUTING: FROM MULTICORES AND GPU'S TO PETASCALE, 2010, 19 : 608 - 615
  • [24] FPGA-Based Parallel Hardware Architecture For SIFT Algorithm
    Peng, J. Q.
    Liu, Y. H.
    Lyu, C. Y.
    Li, Y. H.
    Zhou, W. G.
    Fan, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON REAL-TIME COMPUTING AND ROBOTICS (IEEE RCAR), 2016, : 277 - 282
  • [26] High performance general-purpose microprocessors: Past and future
    Hu, Wei-Wu
    Hou, Rui
    Xiao, Jun-Hua
    Zhang, Long-Bin
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (05) : 631 - 640
  • [27] GENERAL-PURPOSE CROSSASSEMBLER FOR 8-BIT MICROPROCESSORS
    NEWMAN, IA
    WINDER, RL
    MICROPROCESSORS AND MICROSYSTEMS, 1985, 9 (05) : 234 - 240
  • [28] High Performance General-Purpose Microprocessors: Past and Future
    Wei-Wu Hu
    Rui Hou
    Jun-Hua Xiao
    Long-Bin Zhang
    Journal of Computer Science and Technology, 2006, 21 : 631 - 640
  • [29] CliffoSor, an innovative FPGA-based architecture for geometric algebra
    Gentile, A
    Segreto, S
    Sorbello, F
    Vassallo, G
    Vitabile, S
    Vullo, V
    ERSA'05: Proceedings of the 2005 International Conference on Engineering of Reconfigurable Systems and Algorithms, 2005, : 211 - 217
  • [30] FPGA-based DNN Hardware Accelerator for Sensor Network Aggregation Node
    Mohamed, Nadya A.
    Cavallaro, Joseph R.
    2022 56TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2022, : 322 - 327