Analysis of typical high speed link based on Through Silicon Via in three-dimensional Integration System

被引:3
|
作者
Hao, Wen [1 ]
Song, LiZhen [1 ]
Jie, LiBing [1 ]
Na, LinXue [1 ]
Min, Miao [1 ]
机构
[1] Beijing Informat Sci & Technol Univ, Key Lab Informat & Commun Syst, Acad Smart IC & Networks, Minist Informat Ind, Beijing, Peoples R China
关键词
Through Silicon Via (TSV); Signal integrity; High speed link;
D O I
10.1109/ICEPT56209.2022.9873327
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the continuous development of the three-dimensional integrated circuits technology, high-speed link design is particularly critical for system performance improving. The interconnect network based on TSV can realize high-speed signal transmission pathway in the encapsulation level microsystem constructed by three-dimensional integration, which is of great value for the realization of highperformance computing, high speed and large capacity Internet of Things applications. This paper studies the typical link structure modeling based on Through Silicon Via (TSV). Models of two ports, six ports and eight ports cross layer highspeed link are established and simulated. PAD, RDL, TSV, transfer layer and package layer are all taking into consideration in the models. Crosstalk between adjacent lines under GS (ground-signal) transmission mode is analyzed by comparing S parameters, eye charts, electric field performance, etc. corresponding to the number of different ports, so as to achieve low crosstalk and wiring density. The capacitive coupling parameters caused by micron-level interconnect spacing and inductive coupling parameters caused by micron-level interconnect length and line width are extracted, and the equivalent circuit model of RLGC composed of distributed parameters resistance (R), inductance (L), conductance (G) and capacitance (C) is established. The signal integrity is further verified considering the influence of crosstalk and coupling. In addition, the high-speed link structure is drawn and fabricated on the PCB board. The transmission performance is measured and compared with the simulation data to determine the feasibility of the link. This work provides different port design schemes for high-speed link signal integrity design, and provides theoretical guidance and basis for practical engineering.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Analytical Modeling and Analysis of Through Silicon Vias (TSVs) in High Speed Three-Dimensional System Integration
    Ehsan, Md Amimul
    Zhou, Zhen
    Yi, Yang
    PROGRESS IN ELECTROMAGNETICS RESEARCH M, 2015, 42 : 49 - 59
  • [2] Optimization of through silicon via for three-dimensional integration
    Du, Li
    Shi, Tielin
    Chen, Pengfei
    Su, Lei
    Shen, Junjie
    Shao, Jie
    Liao, Guanglan
    MICROELECTRONIC ENGINEERING, 2015, 139 : 31 - 38
  • [3] Microprocessor system applications and challenges for through-silicon-via-based three-dimensional integration
    Karnik, T.
    Somasekhar, D.
    Borkar, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (03): : 205 - 212
  • [4] Reduction of signal reflection along through silicon via channel in high-speed three-dimensional integration circuit
    Xiao-Xian, Liu
    Zhang-Ming, Zhu
    Yin-Tang, Yang
    Feng-Juan, Wang
    Rui-Xue, Ding
    CHINESE PHYSICS B, 2014, 23 (03)
  • [5] Reduction of signal reflection along through silicon via channel in high-speed three-dimensional integration circuit
    刘晓贤
    朱樟明
    杨银堂
    王凤娟
    丁瑞雪
    Chinese Physics B, 2014, 23 (03) : 587 - 594
  • [6] Three-dimensional silicon integration
    Knickerbocker, J. U.
    Andry, P. S.
    Dang, B.
    Horton, R. R.
    Interrante, M. J.
    Patel, C. S.
    Polastre, R. J.
    Sakuma, K.
    Sirdeshmukh, R.
    Sprogis, E. J.
    Sri-Jayantha, S. M.
    Stephens, A. M.
    Topol, A. W.
    Tsang, C. K.
    Webb, B. C.
    Wright, S. L.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 553 - 569
  • [7] Three-dimensional silicon integration
    Knickerbocker, John U.
    Andry, Paul S.
    Dang, Bing
    Horton, Raymond R.
    Interrante, Mario J.
    Patel, Chirag S.
    Polastre, Robert J.
    Sakuma, Katsuyuki
    Sirdeshmukh, Ranjani
    Sprogis, Edmund J.
    Sri-Jayantha, Sri M.
    Stephens, Antonio M.
    Topol, Anna W.
    Tsang, Cornelia K.
    Webb, Bucknell C.
    Wright, Steven L.
    IBM Journal of Research and Development, 2008, 52 (06): : 553 - 569
  • [8] Carbon-Nanotube Through-Silicon Via Interconnects for Three-Dimensional Integration
    Wang, Teng
    Jeppson, Kejll
    Ye, Lilei
    Liu, Johan
    SMALL, 2011, 7 (16) : 2313 - 2317
  • [9] Characterization of Thermal Stresses and Plasticity in Through-Silicon Via Structures for Three-dimensional Integration
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 55 - 66
  • [10] Study of silicon core coaxial through silicon via for three dimensional integration
    Qian, Libo
    He, Xitao
    Qian, Kefang
    Xia, Yinshui
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,