Fast Transient Simulation of System-Level Power Delivery Networks via Parallel Waveform Relaxation

被引:0
|
作者
Moglia, Alessandro [1 ]
Carlucci, Antonio [1 ]
Grivet-Talocia, Stefano [1 ]
Kulasekaran, Siddharth [2 ]
Radhakrishnan, Kaladhar [2 ]
机构
[1] Politecn Turino, Dept Elect & Telecommun, I-10129 Turin, Italy
[2] Intel Corp, Chandler, AZ 85226 USA
关键词
Mathematical models; Voltage control; Transient analysis; Electromagnetics; Voltage; SPICE; Packaging; Circuit simulation; convergence; domain decomposition; power delivery networks; power integrity (PI); transient analysis; waveform relaxation (WR); COUPLED INTERCONNECTS; PASSIVITY ENFORCEMENT; CONVERGENCE;
D O I
10.1109/TCPMT.2024.3410146
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This application paper addresses the problem of transient simulation of system-level power distribution networks (PDNs) of multicore processing systems. In particular, we consider a postlayout power integrity (PI) verification problem where all system parts are finalized and a highly accurate transient verification is performed to ensure that voltage supply signals remain within prescribed bounds when the PDN is loaded by realistic current stimuli. Systems with tens of even hundreds of cores are considered, equipped with per-core local voltage stabilization, attained through integrated voltage regulators (IVRs) suitably controlled by sensing and feedback loops. Transient simulation of such system-level PDNs becomes particularly challenging when interconnect models or macromodels computed by electromagnetic solvers are embedded. In order to break system complexity, we propose a set of algorithms based on an ad hoc system partitioning strategy, combined with multilevel waveform relaxation (WR) schemes. The main advantage of this approach is a straightforward parallelization, aimed at solving concurrently by parallel computing threads only small and well-defined circuit partitions. Several partitioning and associated WR schemes are discussed and tested, showing excellent scalability with up to 60 computing threads, with significant speedup in runtime with respect to a standard SPICE-based approach.
引用
收藏
页码:39 / 53
页数:15
相关论文
共 50 条
  • [21] Multi-Core Parallel Simulation of System-Level Description Languages
    Doemer, Rainer
    Chen, Weiwei
    Han, Xu
    Gerstlauer, Andreas
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [22] Non-invasive Power Simulation at System-Level with SystemC
    Lorenz, Daniel
    Hartmann, Philipp A.
    Gruettner, Kim
    Nebel, Wolfgang
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2013, 7606 : 21 - 31
  • [23] Fast system-level power profiling for battery-efficient system design
    Lahiri, K
    Raghunathan, A
    Dey, S
    CODES 2002: PROCEEDINGS OF THE TENTH INTERNATIONAL SYMPOSIUM ON HARDWARE/SOFTWARE CODESIGN, 2002, : 157 - 162
  • [24] Macromodeling of Complex Power Delivery Networks for Efficient Transient Simulation
    Engin, A. Ege
    Adepu, Bhavya
    Kusumoto, Manabu
    Harada, Takashi
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [25] Eliminating Race Conditions in System-Level Models by using Parallel Simulation Infrastructure
    Chen, Weiwei
    Chang, Che-Wei
    Han, Xu
    Doemer, Rainer
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 118 - 123
  • [26] Design of system-level simulation platform for 5G networks
    Liu, Meng
    Ren, Pinyi
    Du, Qinghe
    Ou, Wenchao
    Xiong, Xinlei
    Li, Guobing
    2016 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2016,
  • [27] Waveform relaxation approach to PWL simulation of analogue and mixed A/D networks at the functional level
    Dabrowski, J
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (03): : 145 - 150
  • [28] System-level transient thermal analysis for performance optimization of high power microelectronics
    Chiriac, VA
    Lee, TYT
    Chen, HS
    ADVANCES IN ELECTRONIC PACKAGING 2003, VOL 2, 2003, : 435 - 442
  • [29] Modeling Power Supply Noise Effects for System-Level Simulation of ΔΣ-ADCs
    Meier, Jonas
    Speicher, Fabian
    Beyerstedt, Christoph
    Saalfeld, Tobias
    Boronowsky, Gregor
    Wunderlich, Ralf
    Heinen, Stefan
    2019 16TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2019), 2019, : 265 - 268
  • [30] Simulation of RF power amplifier with memory into a system-level communication link
    Bustos, Daniel A.
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3383 - 3386