A Low-Dropout Linear Regulator with Nested Miller Compensation in 65-nm SOI CMOS

被引:0
|
作者
Du, Jiancong
Li, Zhiqun [1 ]
Wang, Xiaowei
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Peoples R China
基金
国家重点研发计划;
关键词
LDO; BGR; EA; low TC; high PSRR; SOI CMOS; nested Miller compensation; CURRENT-MODE; CANCELLATION; NOISE;
D O I
10.1109/ICICDT63592.2024.10717722
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A low-dropout linear regulator (LDO) with nested Miller compensation using a 65-nm SOI CMOS technology is presented in this paper. A bandgap voltage reference (BGR) with low temperature coefficient (TC) and high power supply rejection ratio (PSRR) is designed. And a two-stage error amplifier (EA) is used in the design. Moreover, nested Miller compensation is presented for the stability of the circuit. The designed BGR and LDO achieve low TCs of 9.832 ppm/degrees C and 13.693 ppm/degrees C from - 55 degrees C to 125 degrees C. The PSRRs of the proposed BGR are - 81.2 dB at 1 kHz, - 80.3 dB at 10 kHz and - 66.6 dB at 100 kHz. In addition, the presented LDO can work under the input voltage of 3.1 V- 6 V with an output voltage of 2.88 V at maximum load current of 40 mA. The designed LDO can provide a stable output voltage, which can be used to provide supply voltage for the front end modules.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Fully-Integrated 180 nm CMOS 1.2 V Low-Dropout Regulator for Low-Power Portable Applications
    Perez-Bailon, Jorge
    Calvo, Belen
    Medrano, Nicolas
    ELECTRONICS, 2021, 10 (17)
  • [42] A Low-noise Low-Dropout Regulator Using a 28-nm Technology
    Wang, Lantao
    Fassbender, Marc
    Scholl, Markus
    Meier, Jonas
    Wunderlich, Ralf
    Heinen, Stefan
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [43] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chia-Min Chen
    Chung-Chih Hung
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 97 - 108
  • [44] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chen, Chia-Min
    Hung, Chung-Chih
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 97 - 108
  • [45] Nested Miller compensation in low-power CMOS design
    Leung, KN
    Mok, PKT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (04) : 388 - 394
  • [46] A CMOS Low-Dropout Regulator With a Momentarily Current-Boosting Voltage Buffer
    Leung, Ka Nang
    Ng, Yuen Sum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2312 - 2319
  • [47] Nested Miller compensation in low-power CMOS design
    Leung, K.N.
    Mok, P.K.T.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2001, 48 (04): : 388 - 394
  • [48] A transient-improved low-dropout regulator with nested flipped voltage follower structure
    Chen, Hua
    Leung, Ka Nang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (10) : 1016 - 1026
  • [49] Split-Transistor Compensation: Application to a Low-Dropout Voltage Regulator (LDO)
    Nammi, Venkat Harish
    Thota, Nitya R.
    Furth, Paul M.
    Tang, Wei
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1300 - 1303
  • [50] A Transient-Enhanced Low-Dropout Regulator Design With Embedded Voltage Reference in 55-nm CMOS Technology
    Xie, Xinzhe
    Siek, Liter
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,