Towards Zero-Trust Hardware Architectures in Safety and Security Critical System-on-Chips

被引:0
|
作者
Restuccia, Francesco [1 ]
Kastner, Ryan [1 ]
机构
[1] Univ Calif San Diego, La Jolla, CA 92093 USA
关键词
D O I
10.1109/RAGE62451.2024.00014
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Edge computing applications have strict requirements for latency, throughput, and energy. Increasingly, there are more safety and security requirements due to system-level threats that have been discovered in current SoCs. To address these issues, the research community proposed multiple novel solutions aimed at patching the uncovered threats. Nowadays, open hardware SoC platforms have reached an impressive level of maturity. We believe that such a level of maturity provides interesting opportunities for the research community for the integration, development, and evaluation of innovative methodologies for enhancing the security and safety of next-generation SoCs. In this paper, we describe some of these opportunities we believe are relevant, including system-level architectural extensions, fine-grained timing analysis, and novel methodologies for security and safety verification. Combined, these methodologies can ease the certification process in critical systems and eventually contribute to enhancing security and safety in the next generation of commercial SoCs for critical-edge applications.
引用
收藏
页码:33 / 36
页数:4
相关论文
共 50 条
  • [41] Security-Driven Task Scheduling for Multiprocessor System-on-Chips with Performance Constraints
    Wang, Nan
    Yao, Manting
    Jiang, Dongxu
    Chen, Song
    Zhu, Yu
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 545 - 550
  • [42] The Design of Dependable Flexible Multi-Sensory System-on-Chips for Security Applications
    Kerkhoff, Hans G.
    Zhao, Yong
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 133 - 138
  • [43] Aggressive Design Reuse for Ubiquitous Zero-Trust Edge Security-From Physical Design to Machine-Learning-Based Hardware Patching
    Alioto, Massimo
    IEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY, 2023, 3 : 1 - 16
  • [44] Communication architecture tuners: A methodology for the design of high-performance communication architectures for system-on-chips
    Lahiri, K
    Raghunathan, A
    Lakshminarayana, G
    Dey, S
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 513 - 518
  • [45] Validation of a SIL3 Middleware for Safety-related System-on-Chips
    Delic, Emil
    Schreiber, Michael
    Hayek, Ali
    Boercsoek, Josef
    2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 85 - 90
  • [46] A novel zero-trust network access control scheme based on the security profile of devices and users
    Garcia-Teodoro, P.
    Camacho, J.
    Macia-Fernandez, G.
    Gomez-Hernandez, J. A.
    Lopez-Marin, V. J.
    COMPUTER NETWORKS, 2022, 212
  • [47] Light-Weight Security Protocol and Data Model for Chip-to-Chip Zero-Trust
    Ahmed, Ashfaq
    Shoufan, Abdulhadi
    Belwafi, Kais
    IEEE ACCESS, 2023, 11 : 60335 - 60348
  • [48] A flexible continuous-wave quantum cryptography scheme with zero-trust security for Internet of Things
    Shen, Yong
    Tang, Xiaokang
    Zhang, Xiang
    Zhou, Yongzhuang
    Zou, Hongxin
    INTERNATIONAL JOURNAL OF DISTRIBUTED SENSOR NETWORKS, 2022, 18 (11)
  • [49] Toward Secure and Resilient Networks: A Zero-Trust Security Framework with Quantum Fingerprinting for Devices Accessing Network
    Zaid, Bassfar
    Sayeed, Ashar
    Bala, Priti
    Alshehri, Ali
    Alanazi, Abdulaziz Mohammed
    Zubair, Swaleha
    MATHEMATICS, 2023, 11 (12)
  • [50] Uplifting Healthcare Cyber Resilience with a Multi-access Edge Computing Zero-Trust Security Model
    Ali, Belal
    Gregory, Mark A.
    Li, Shuo
    2021 31ST INTERNATIONAL TELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE (ITNAC), 2021, : 192 - 197