A novel intelligent power module in embedded packaging with low parasitic inductance and low thermal resistance<bold> </bold>

被引:0
|
作者
Wang, Junhe [1 ]
Liu, Zhiling [1 ]
Peng, Hao [1 ]
Ren, Xiaolei [1 ]
机构
[1] Shanghai Huawei Digital Power Technol Co Ltd, Shanghai, Peoples R China
关键词
Power module; PCB embedding; Driver integration; Direct cooling<bold>; </bold>;
D O I
10.1109/ICEPT63120.2024.10668604
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
By combining embedding and 3D stacking techniques, a novel intelligent power module is introduced in this paper. The power stages are embedded and stacked in the organic substrates and the drivers are surface mounted on the board. The connection of gate drivers and power devices is conducted via copper wiring, leading to a shorter path and a smaller parasitic inductance. Specifically, the parasitic inductance of GS loop is decreased from 45 nH to 20 nH, reaching an almost 56% reduction. The SiC MOSFETs are stacked vertically to achieve half-bridge circuit and the inductance of DS loop is reduced from 5.4nH to 2.3 nH. Moreover, the power density is improved from 11.4 A/cm(2) to 18.2 A/cm(2). It is worth to mention that the heat sinks are directly bonded to the module by insulation material with high thermal conductivity, thus optimizing the heat dissipation path and improving the Rjf performance significantly.<bold> </bold>
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Low parasitic inductance multi-chip SiC devices packaging technology
    Mouawad, Bassem
    Li, Jianfeng
    Castellazzi, Alberto
    Friedrichs, Peter
    Johnson, C. Mark
    2016 18TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'16 ECCE EUROPE), 2016,
  • [22] Comparison Study of Parasitic Inductance, Capacitance and Thermal Resistance for Various SiC Packaging Structures
    Xie, Yue
    Zhang, Yifan
    Chen, Cai
    Kang, Yong
    2021 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA 2021), 2021, : 94 - 98
  • [23] Electrical Performance Advancement in SiC Power Module Package Design With Kelvin Drain Connection and Low Parasitic Inductance
    Yang, Fei
    Wang, Zhiqiang
    Liang, Zhenxian
    Wang, Fei
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2019, 7 (01) : 84 - 98
  • [24] Effects of silver particle size on thermal expansion behavior of low-temperature-sintered silver paste<bold> </bold>
    Hao, Shijie
    Liu, Zhuofeng
    Xun, Yan
    Wu, Chunran
    Li, Wei
    Wang, Fenglin
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [25] Design of a Lightweight Low Inductance Power Module with Ceramic Baseplates
    Lyu, Xintong
    Tian, Xingyue
    Li, He
    You, Haoyang
    Wang, Jin
    2020 THIRTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2020), 2020, : 2782 - 2787
  • [26] Advantages of Low Parasitic Inductance Packages of Power MOSFET for Server Power Applications
    Choi, Wonsuk
    Son, Dongkook
    Kim, Dongwook
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 2914 - 2919
  • [27] A Low Inductance Power Module Packaging Design for High Performance Inverter Using SiC MOSFETs in Automotive Applications
    Wan, Haiyong
    Antoniou, Marina
    Iosifidis, Nikolaos
    Zhao, Shanqi
    Mawby, Philip
    2022 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN EUROPE (WIPDA EUROPE), 2022,
  • [29] Analysis of A Low-Inductance Packaging Layout for Full-SiC Power Module Embedding Split Damping
    Ren, Yu
    Yang, Xu
    Zhang, Fan
    Tan, Linlin
    Zeng, Xiangjun
    APEC 2016 31ST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, 2016, : 2102 - 2107
  • [30] The Development of High Thermal Dissipation Intelligent Power Module Packaging Technology
    Yu, T. J.
    Kao, K. S.
    Chang, J. Y.
    Lin, H. H.
    Chiu, P. K.
    Leu, F. J.
    Chang, T. C.
    2018 13TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2018, : 75 - 77