Ergodic Approximate Deep Learning Accelerators

被引:0
|
作者
van Lijssel, Tim [1 ]
Balatsoukas-Stimming, Alexios [1 ]
机构
[1] Eindhoven Univ Technol, Eindhoven, Netherlands
关键词
D O I
10.1109/IEEECONF59524.2023.10477076
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As deep neural networks (DNN) continue to grow in size and complexity, the demand for greater computational power and efficiency leads to the need for smaller transistors in DNN accelerators. However, chip miniaturization presents new challenges, such as an increased likelihood of fabrication-induced faults due to process variations. This study seeks to investigate the impact of these hard faults on the classification accuracy, by injecting faults in the memory of a bit-accurate emulator of a DNN accelerator. Our initial results show that there is a large quality spread between different chips and that a minimum performance cannot be guaranteed, due to the non-ergodic behavior of hard faults. Therefore, two mitigation strategies are explored, to reduce the quality spread and to provide a reliable minimum performance over all chips. The first strategy works by shifting individual words, minimizing the error per word, while the second strategy works by blindly shifting the complete memory, randomizing faults over the memory. Results show that both methods reduce the quality spread, while using fewer resources compared to traditional approaches such as ECC.
引用
收藏
页码:734 / 738
页数:5
相关论文
共 50 条
  • [31] Deep Learning Inferencing with High-performance Hardware Accelerators
    Kljucaric, Luke
    George, Alan D.
    ACM TRANSACTIONS ON INTELLIGENT SYSTEMS AND TECHNOLOGY, 2023, 14 (04)
  • [32] Decomposable Architecture and Fault Mitigation Methodology for Deep Learning Accelerators
    Huang, Ning-Chi
    Yang, Min-Syue
    Chang, Ya-Chu
    Wu, Kai-Chiang
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 298 - 305
  • [33] The Progress and Trends of FPGA-Based Accelerators in Deep Learning
    Wu Y.-X.
    Liang K.
    Liu Y.
    Cui H.-M.
    Jisuanji Xuebao/Chinese Journal of Computers, 2019, 42 (11): : 2461 - 2480
  • [34] Co-designed Systems for Deep Learning Hardware Accelerators
    Brooks, David M.
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [35] Test and Yield Loss Reduction of AI and Deep Learning Accelerators
    Sadi, Mehdi
    Guin, Ujjwal
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (01) : 104 - 115
  • [36] SEALing Neural Network Models in Encrypted Deep Learning Accelerators
    Zuo, Pengfei
    Hua, Yu
    Liang, Ling
    Xie, Xinfeng
    Hu, Xing
    Xie, Yuan
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1255 - 1260
  • [37] Neutrons Sensitivity of Deep Reinforcement Learning Policies on EdgeAI Accelerators
    Bodmann, Pablo R.
    Saveriano, Matteo
    Kritikakou, Angeliki
    Rech, Paolo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 1480 - 1486
  • [38] A Survey and Taxonomy of FPGA-based Deep Learning Accelerators
    Blaiech, Ahmed Ghazi
    Ben Khalifa, Khaled
    Valderrama, Carlos
    Fernandes, Marcelo A. C.
    Bedoui, Mohamed Hedi
    JOURNAL OF SYSTEMS ARCHITECTURE, 2019, 98 : 331 - 345
  • [39] Analyzing and Mitigating Circuit Aging Effects in Deep Learning Accelerators
    Das, Sanjay
    Kundu, Shamik
    Menon, Anand
    Ren, Yihui
    Kharel, Shubha
    Basu, Kanad
    2024 IEEE 42ND VLSI TEST SYMPOSIUM, VTS 2024, 2024,
  • [40] A Comprehensive Evaluation of Novel AI Accelerators for Deep Learning Workloads
    Emani, Murali
    Xie, Zhen
    Raskar, Siddhisanket
    Sastry, Varuni
    Arnold, William
    Wilson, Bruce
    Thakur, Rajeev
    Vishwanath, Venkatram
    Liu, Zhengchun
    Papka, Michael E.
    Bohorquez, Cindy Orozco
    Weisner, Rick
    Li, Karen
    Sheng, Yongning
    Du, Yun
    Zhang, Jian
    Tsyplikhin, Alexander
    Khaira, Gurdaman
    Fowers, Jeremy
    Sivakumar, Ramakrishnan
    Godsoe, Victoria
    Macias, Adrian
    Tekur, Chetan
    Boyd, Matthew
    2022 IEEE/ACM INTERNATIONAL WORKSHOP ON PERFORMANCE MODELING, BENCHMARKING AND SIMULATION OF HIGH PERFORMANCE COMPUTER SYSTEMS (PMBS), 2022, : 13 - 25