3D Nano Hafnium-Based Ferroelectric Memory Vertical Array for High-Density and High-Reliability Logic-In-Memory Application

被引:0
|
作者
Yu, Jiajie [1 ]
Wang, Tianyu [2 ,3 ,4 ]
Lu, Chen [1 ]
Li, Zhenhai [1 ]
Xu, Kangli [1 ]
Liu, Yongkai [1 ]
Song, Yifan [1 ]
Meng, Jialin [1 ,3 ]
Zhu, Hao [1 ,3 ]
Sun, Qingqing [1 ,3 ]
Zhang, David Wei [1 ,3 ]
Chen, Lin [1 ,3 ,5 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab Integrated Chips & Syst, Shanghai 200433, Peoples R China
[2] Shandong Univ, Sch Integrated Circuits, Jinan 250100, Peoples R China
[3] Natl Integrated Circuit Innovat Ctr, Shanghai 201203, Peoples R China
[4] Fudan Univ, Key Lab Computat Neurosci & Brain Inspired Intelli, Minist Educ, Shanghai 200433, Peoples R China
[5] Shaoxin Lab, Shaoxing 312000, Peoples R China
基金
中国博士后科学基金; 国家重点研发计划;
关键词
3D stacked memory array; computing-in-memory; hafnium-based ferroelectric memory; high density; high reliability; MECHANISMS; CAPACITORS; JUNCTIONS; NETWORK; DESIGN; FILMS;
D O I
10.1002/aelm.202400438
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A new type of ferroelectric memory device with high reliability and complementary metal-oxide-semiconductor (CMOS) compatibility characteristics is an important condition for achieving integrated memory and computing chips. Here, 3D stacked ferroelectric memory devices based on ferroelectric materials of HfO2 are fabricated. The device exhibits high speed (50 ns), low read voltage (0.5 V), and great reliability with no substantial degradation after 1010 cycles and a 10-years data retention at 85 degrees C. The IMP and NAND logic are achieved with stable memory window (>200 mV) across the vertical devices' interconnection. On this basis, combining with the traditional CMOS logic device, multiple combination logic functions containing NOT, AND, and NOR are achieved by simulation. The collaboration of devices in the vertical direction providing the possibility of combining multi-bit logic in memory functions and paves the way for the implementation of high-density, high-reliability, and low-energy consumption computing-in-memory chips compatible with the CMOS technology.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] High-density logic-in-memory devices using vertical indium arsenide nanowires on silicon
    Ram, Mamidala Saketh
    Persson, Karl-Magnus
    Irish, Austin
    Jonsson, Adam
    Timm, Rainer
    Wernersson, Lars-Erik
    NATURE ELECTRONICS, 2021, 4 (12) : 914 - 920
  • [2] High-density logic-in-memory devices using vertical indium arsenide nanowires on silicon
    Mamidala Saketh Ram
    Karl-Magnus Persson
    Austin Irish
    Adam Jönsson
    Rainer Timm
    Lars-Erik Wernersson
    Nature Electronics, 2021, 4 : 914 - 920
  • [3] Hafnium-based FeRAM for Next-generation High-speed and High-Density Embedded Memory
    Chang, Sou-Chi
    Avci, Uygar E.
    2022 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2022,
  • [4] High performance ferroelectric field-effect transistors for large memory-window, high-reliability, high-speed 3D vertical NAND flash memory
    Kim, Giuk
    Lee, Sangho
    Eom, Taehyong
    Kim, Taeho
    Jung, Minhyun
    Shin, Hunbeom
    Jeong, Yeongseok
    Kang, Myounggon
    Jeon, Sanghun
    JOURNAL OF MATERIALS CHEMISTRY C, 2022, 10 (26) : 9802 - 9812
  • [5] Vertical Resistive Switching Memory (VRRAM): A Real 3D Device Demonstration and Analysis of High-Density Application
    Wu, T. Y.
    Chen, Y. S.
    Gu, P. Y.
    Chen, W. S.
    Lee, H. Y.
    Chen, P. S.
    Tsai, K. H.
    Tsai, C. H.
    Rahaman, S. Z.
    Lin, Y. D.
    Chen, F. T.
    Tsai, M. J.
    Ku, T. K.
    PROCEEDINGS OF TECHNICAL PROGRAM - 2014 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2014,
  • [6] Metal nano-dot memory for high-density non-volatile memory application
    Kovanagi, M
    Takata, M
    Kurino, H
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 885 - 889
  • [7] Neurocube: A Programmable Digital Neuromorphic Architecture with High-Density 3D Memory
    Kim, Duckhwan
    Kung, Jaeha
    Chai, Sek
    Yalamanchili, Sudhakar
    Mukhopadhyay, Saibal
    2016 ACM/IEEE 43RD ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2016, : 380 - 392
  • [8] A Vertical Channel Ferroelectric/Anti-Ferroelectric FET with ALD InOx and Field-Induced Polar-Axis Alignment for 3D High-Density Memory
    Li, Zhuo
    Wu, Jixuan
    Mei, Xiaoran
    Huang, Xingyu
    Saraya, Takuya
    Hiramoto, Toshiro
    Takahashi, Takanori
    Uenuma, Mutsunori
    Uraoka, Yukiharu
    Kobayashi, Masaharu
    2022 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2022,
  • [9] Demonstration of In-Memory Biosignal Analysis: Novel High-Density and Low-Power 3D Flash Memory Array for Arrhythmia Detection
    Kim, Jangsaeng
    Im, Jiseong
    Shin, Wonjun
    Lee, Soochang
    Oh, Seongbin
    Kwon, Dongseok
    Jung, Gyuweon
    Choi, Woo Young
    Lee, Jong-Ho
    ADVANCED SCIENCE, 2024, 11 (26)
  • [10] Self-aligned TiOx-based 3D vertical memristor for a high-density synaptic array
    Lee, Subaek
    Kim, Juri
    Kim, Sungjun
    FRONTIERS OF PHYSICS, 2024, 19 (06)