An Efficient Hypergraph Partitioner under Inter-Block Interconnection Constraints

被引:0
|
作者
Li, Benzheng [1 ]
You, Hailong [1 ]
Bi, Shunyang [1 ]
Zhang, Yuming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian, Peoples R China
关键词
partition; multi-FPGA system; hardware emulation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-FPGA systems are increasingly employed for very large scale integration circuit emulation and prototyping. Due to limited I/O resources, each FPGA often only has direct physical connections to a few other FPGAs. Therefore, if signals between FPGAs originate from a source FPGA and flow toward a target FPGA not directly connected to the source FPGA, intermediate FPGAs will be used as hops in the signal path. These FPGA-hops increase signal delays and the number of physical lines used in signal multiplexing between FPGAs, degrading system performance. To address these issues, researchers proposed partitioners that guarantees zero hop, but they lead to a considerable cut-size. In this paper, building on previous research, we introduce a new candidate block propagation theorem and optimize the initial partition process based on its corollary. Additionally, we also present a method for correcting violations during uncoarsening to improve the solver capability. Results of experiments demonstrate that our proposed method significantly reduces the cut size by 96% while retaining comparable running times.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] The randomization model for experiments in block designs and the recovery of inter-block information
    Calinski, T
    Kageyama, S
    JOURNAL OF STATISTICAL PLANNING AND INFERENCE, 1996, 52 (03) : 359 - 374
  • [22] Inter-block backtracking: Exploiting the structure in continuous CSPs
    Neveu, B
    Jermann, C
    Trombettoni, G
    GLOBAL OPTIMIZATION AND CONSTRAINT SATISFACTION, 2005, 3478 : 15 - 30
  • [23] Quantitative Analysis of Inter-block Dependence in Speculative Execution
    Zhou, Junrui
    An, Hong
    Zou, Yanyan
    Sun, Tao
    2013 12TH IEEE INTERNATIONAL CONFERENCE ON TRUST, SECURITY AND PRIVACY IN COMPUTING AND COMMUNICATIONS (TRUSTCOM 2013), 2013, : 991 - 998
  • [24] THE RELATIVE SIZE OF THE INTER-BLOCK AND INTRA-BLOCK ERROR IN AN INCOMPLETE BLOCK DESIGN
    THOMPSON, WA
    BIOMETRICS, 1955, 11 (04) : 406 - 426
  • [25] USE OF INTER-BLOCK INFORMATION TO OBTAIN UNIFORMLY BETTER ESTIMATORS
    SHAH, KR
    ANNALS OF MATHEMATICAL STATISTICS, 1964, 35 (03): : 1064 - &
  • [27] COMBINING INTER-BLOCK AND INTRA-BLOCK INFORMATION IN BALANCED INCOMPLETE BLOCKS
    GRAYBILL, FA
    WEEKS, DL
    ANNALS OF MATHEMATICAL STATISTICS, 1959, 30 (03): : 799 - 805
  • [28] COMBINING INTER-BLOCK AND INTRA-BLOCK INFORMATION IN BALANCED INCOMPLETE BLOCK-DESIGNS
    GRAYBILL, FA
    WEEKS, DL
    ANNALS OF MATHEMATICAL STATISTICS, 1959, 30 (02): : 624 - 624
  • [29] Inter-block scoreboard scheduling in a JIT compiler for VLIW processors
    de Dinechin, Benoit Dupont
    EURO-PAR 2008 PARALLEL PROCESSING, PROCEEDINGS, 2008, 5168 : 370 - 381
  • [30] Parallel multiple watermarking using adaptive Inter-Block correlation
    Wang, Xingrun
    Yuan, Xiaochen
    Li, Mianjie
    Sun, Ying
    Tian, Jinyu
    Guo, Hongfei
    Li, Jianqing
    EXPERT SYSTEMS WITH APPLICATIONS, 2023, 213