Warpage Investigation of Fan-Out Wafer-Level Packaging With Novel Thermosetting Films

被引:0
|
作者
Li, Wei [1 ]
Yu, Daquan [1 ,2 ]
机构
[1] Xiamen Univ, Dept Microelect & Integrated Circuit, Xiamen, Peoples R China
[2] Xiamen Sky Semicond Technol Co Ltd, Xiamen, Peoples R China
关键词
Thermosetting films; rapid thermal annealing; residual stress; finite element analysis;
D O I
10.1109/ICEFT56209.2022.9873208
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the continuous investment of significant manufacturers, fan-out packaging has already covered high-end high-density applications and low-end core applications, such as power management integrated circuits, RF transceivers, connection modules, audio/codec modules, radar modules, sensors, etc. Owing to TSMC's capacity in wafer-level fan-out packaging continues to expand, fan-out packaging remains a popular packaging solution for applications, such as InFO-AiP for 5G wireless communications and InFO-oS for high-performance computing. Unlike the design flaws of traditional WLP schemes, the number of I/O connections in FOWLP is unlimited. Therefore, FOWLP cuts individual dies from the entire wafer and coats them with epoxy molding compound (EMC). The foundry designed and fabricated the space allocations of each dies with an additional I/O connection. After that, redistribution layers (RDLs) are the classic method of interconnecting dies and solder joints rather than substrates. However, a significant problem and challenge in the engineering process is warpage, which is caused by differences in thermal expansion coefficients between dissimilar materials. Thermal annealing process (TAP) is an alternative technique to complete the curing of thermosetting films. Residual stress in thin films is of a major concern in the diaphragm molding. An excessive tensile stress can lead to film cracking, whereas a comprehensive stress can result in film bucking. Therefore, it is of great importance to identify a convenient technique to release the residual stress in a controlled manner during the fabrication of FOWLP. In this paper, combined with TAP and theory of residual stress release, we elucidate a novel process of FOWLP by adopting thermosetting films to realize warpage of 8 inch wafer can controlled within 2 mm in the whole process and 0.2 mm after molding process.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Warpage Characterization of Molded Wafer for Fan-Out Wafer-Level Packaging
    Cheng, Hsien-Chie
    Liu, Yan-Cheng
    JOURNAL OF ELECTRONIC PACKAGING, 2020, 142 (01)
  • [2] Warpage and Thermal Characterization of Fan-out Wafer-Level Packaging
    Lau, John
    Li, Ming
    Tian, DeWen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, JiYuen
    Cheung, Ken
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 595 - 602
  • [3] Warpage and Thermal Characterization of Fan-Out Wafer-Level Packaging
    Lau, John H.
    Li, Ming
    Tian, Dewen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, J.
    Cheung, Yiu Ming
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Taylor, Thomas
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Ran, Jiang
    Xi, Cao
    Wee, Koh Sau
    Yong, Qingxiang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (10): : 1729 - 1738
  • [4] Investigation of Warpage for Multi-Die Fan-Out Wafer-Level Packaging Process
    Chen, Chuan
    Su, Meiying
    Ma, Rui
    Zhou, Yunyan
    Li, Jun
    Cao, Liqiang
    MATERIALS, 2022, 15 (05)
  • [5] Experimental and simulative study of warpage behavior for fan-out wafer-level packaging
    van Dijk, Marius
    Huber, Saskia
    Stegmaier, Andreas
    Walter, Hans
    Wittler, Olaf
    Schneider-Ramelow, Martin
    MICROELECTRONICS RELIABILITY, 2022, 135
  • [6] Viscoelastic Warpage Modeling of Fan-Out Wafer-Level Packaging During Wafer-Level Mold Cure Process
    Cheng, Hsien-Chie
    Wu, Zong-Da
    Liu, Yan-Cheng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (07): : 1240 - 1250
  • [7] ¶Addressing Warpage Issue and Reliability Challenge of Fan-out Wafer-Level Packaging (FOWLP)
    Zhang, Xiaowu
    Lau, Boon Long
    Han, Yong
    Chen, Haoran
    Jong, Ming Chinq
    Lim, Sharon Pei Siang
    Lim, Simon Siak Boon
    Wang, Xiaobai
    Andriani, Yosephine
    Liu, Songlin
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1984 - 1990
  • [8] Experimental and Numerical Investigations of the Warpage of Fan-Out Wafer-Level Packaging With SAW Filters
    Li, Wei
    Yu, Daquan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (05): : 869 - 877
  • [9] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John
    Li, Ming
    Li, Margie
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Y. M.
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Y. H.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2360 - 2366
  • [10] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Li, Ming
    Qingqian, Margie Li
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Yiu-Ming
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky S. W.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1544 - 1560