共 50 条
Precise Hardware Implementation of Directional Median Filter with Energy-Saving
被引:0
|作者:
Abd El-Wahab, Shaymaa
[1
]
Mahmoud, Mervat M. A.
[1
]
Shawky, Heba
[1
]
Shokair, Mona
[2
,3
]
机构:
[1] Elect Res Inst, Microelect Dept, Cairo, Egypt
[2] Menoufia Univ, Dept Elect & Elect Engn, Menoufia, Egypt
[3] October 6 Univ, Fac Engn, Dept Elect Engn, Giza, Egypt
关键词:
Application specific integrated circuit (ASIC);
Clock gating;
Directional median filter;
Field programmable gate arrays (FPGA);
Image denoising;
D O I:
10.1007/s00034-025-03012-0
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
The efficacy of the Directional Median Filter (DMF) in restoring images corrupted by impulse noise has been demonstrated in various image processing applications. Conversely, its complex algorithm presents challenges to its hardware implementation. This paper discusses the 5x5\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$5 \times 5$$\end{document} window DMF methodology, emphasizing improvements in image edge pixels preservation. This modification aims to address the issue of pixel noise at the edge. Furthermore, we suggest a clock-gated hardware implementation of the modified DMF. We implement the design using NanGate 45 nm Technology and Virtex UltraScale FPGA. To ensure the validity of our design, we developed a software model of the suggested DMF in MATLAB, which was used to verify the algorithm's functionality and performance against noise-corrupted images. Despite the hardware implementation involving an approximation for computationally intensive operations such as division and square root, the accuracy of the hardware results remains comparable to state-of-the-art filtration methods. The suggested hardware implementation is highly efficient in terms of power and energy consumption. In comparison to the state-of-the-art, the power consumption is reduced by approximately 45% to 60%, while energy consumption is decreased by 30-50%. Consequently, the design is well-suited for low-energy applications.
引用
收藏
页数:22
相关论文