Polynomial Formal Verification of Multi-Valued Approximate Circuits Within Constant Cutwidth

被引:0
|
作者
Nadeem, Mohamed [1 ]
Jha, Chandan Kumar [1 ]
Drechsler, Rolf [1 ,2 ]
机构
[1] Univ Bremen, Dept Math & Comp Sci, D-28359 Bremen, Germany
[2] DFKI GmbH, Dept Cyber Phys Syst, D-28359 Bremen, Germany
关键词
Circuits; Logic; Logic gates; Adders; Polynomials; Formal verification; Encoding; Inverters; Complexity theory; Circuit synthesis; Polynomial formal verification; logic synthesis; multi-valued logic approximate circuits; answer set programming; cutwidth; LOGIC;
D O I
10.1109/TCSI.2025.3531008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ensuring functional correctness is achieved through formal verification. As circuit complexity increases, limiting the upper bounds for time and space required for verification becomes crucial. Polynomial Formal Verification (PFV) has been introduced to tackle this problem. In modern digital system designs, approximate circuits are widely employed in error resilient applications. Therefore, ensuring the functional correctness of these circuits becomes essential. In prior works, it has been proven that approximate circuits with constant cutwidth can be verified in linear time. However, extending binary logic verification to Multi-Valued Logic (MVL) introduces challenges, particularly regarding the encoding of MVL operators. It has been shown that MVL circuits with constant cutwidth can be verified in linear time using Answer Set Programming (ASP), due to the ASP encoding capabilities of MVL operators. In this paper, we present a PFV approach of MVL approximate circuits with constant cutwidth using ASP. We then demonstrate that the verification of MVL approximate circuits with constant cutwidth can be achieved in linear time. Finally, we evaluate various MVL approximate circuits with constant cutwidth across different logic levels to show the efficacy of our approach.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] Multi-Valued Decision Diagrams for the Verification of Consistency in Automotive Product Data
    Berndt, Ruediger
    Bazan, Peter
    Hielscher, Kai-Steffen
    German, Reinhard
    Lukasiewycz, Martin
    2012 12TH INTERNATIONAL CONFERENCE ON QUALITY SOFTWARE (QSIC), 2012, : 189 - 192
  • [42] Multi-Valued Logic Circuits on Graphene Quantum Point Contact Devices
    Rallis, Konstantinos
    Sirakoulis, Georgios Ch.
    Karafyllidis, Ioannis
    Rubio, Antonio
    NANOARCH'18: PROCEEDINGS OF THE 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2018, : 44 - 48
  • [43] Multi-input variable-threshold circuits for multi-valued logic functions
    Syuto, M
    Shen, J
    Tanno, K
    Ishizuka, O
    30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 27 - 32
  • [44] A polynomial model for multi-valued Logics with a touch of Algebraic Geometry and Computer Algebra
    Roanes-Lozano, E
    Laita, LM
    Roanes-Macias, E
    MATHEMATICS AND COMPUTERS IN SIMULATION, 1998, 45 (1-2) : 83 - 99
  • [45] A new multi-valued neural network for the extraction of lumped models of analog circuits
    F. Grasso
    A. Luchetta
    S. Manetti
    M. C. Piccirilli
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 13 - 20
  • [46] Efficient bridging fault simulation of sequential circuits based on multi-valued logics
    Polian, I
    Engelke, P
    Becker, B
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 216 - 222
  • [47] A Framework for Compositional Verification of Multi-valued Systems via Abstraction-Refinement
    Meller, Yael
    Grumberg, Orna
    Shoham, Sharon
    AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS, PROCEEDINGS, 2009, 5799 : 271 - 288
  • [48] A new multi-valued neural network for the extraction of lumped models of analog circuits
    Grasso, F.
    Luchetta, A.
    Manetti, S.
    Piccirilli, M. C.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (01) : 13 - 20
  • [49] Waveform Shaping Transmitter Combining Digital and Analog Circuits for Multi-Valued Signaling
    Iijima, Yosuke
    Yuminaka, Yasushi
    2019 IEEE 49TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2019, : 19 - 24
  • [50] STATIC HAZARD DETECTION AND ELIMINATION IN MULTILEVEL MULTI-VALUED COMBINATIONAL-CIRCUITS
    AJABNOOR, YM
    JOURNAL OF ENGINEERING SCIENCES, 1982, 8 (01): : 47 - 55