HNMC: Hybrid Near-Memory Computing Circuit for Neural Network Acceleration

被引:0
|
作者
Liu, Xiyan [1 ]
Liu, Qiang [1 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin Key Lab Imaging & Sensing Microelect Techn, Tianjin 300072, Peoples R China
基金
中国国家自然科学基金;
关键词
Circuits; Table lookup; Delays; Random access memory; Optimization; Xenon; Neural networks; Near-memory computing; SRAM; look-up table; multiplier; neural networks; MULTIPLICATION;
D O I
10.1109/TCSII.2024.3403830
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The state-of-the-art lookup table (LUT)-based solution usually requires large-size memory which hampers the implementation of a high speed and small area computing scheme. To minimize the area while achieving a fast speed, this brief presents a hybrid near-memory computing (HNMC) circuit with a new LUT reduction technique to accelerate the LUT-based multiplication in neural network. Experimental results show that compared to the 4-bit multipliers based on pure LUT, pure logic and near-memory computing (NMC) circuits, the multiplier based on HNMC reduces up to 75% delay, 81% area and 80% power consumption; the 8-bit convolution engine based on HNMC increases throughput by 2x and reduces area up to 77% and power consumption up to 40% compared to the state-of-the-art NMC convolution engine.
引用
收藏
页码:4763 / 4767
页数:5
相关论文
共 50 条
  • [31] FPGA-Based Near-Memory Acceleration of Modern Data-Intensive Applications
    Singh, Gagandeep
    Alser, Mohammed
    Cali, Damla Senol
    Diamantopoulos, Dionysios
    Gomez-Luna, Juan
    Corporaal, Henk
    Mutlu, Onur
    IEEE MICRO, 2021, 41 (04) : 39 - 48
  • [32] NetDIMM: Low-Latency Near-Memory Network Interface Architecture
    Alian, Mohammad
    Kim, Nam Sung
    MICRO'52: THE 52ND ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2019, : 699 - 711
  • [33] A Hybrid RRAM-SRAM Computing-In-Memory Architecture for Deep Neural Network Inference-Training Edge Acceleration
    Feng, Jiayun
    Wang, Yu
    Hu, Xianwu
    Wen, Gan
    Wang, Zeming
    Lin, Yukai
    Wu, Danqing
    Ma, Zizhao
    Zhao, Liang
    Lu, Zhichao
    Xie, Yufeng
    2021 SILICON NANOELECTRONICS WORKSHOP (SNW), 2021, : 65 - 66
  • [34] NEMO-CNN: An Efficient Near-Memory Accelerator for Convolutional Neural Networks
    Brown, Grant
    Tenace, Valerio
    Gaillardon, Pierre-Emmanuel
    2021 IEEE 32ND INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2021), 2021, : 57 - 60
  • [35] A Scalable Near-Memory Architecture for Training Deep Neural Networks on Large In-Memory Datasets
    Schuiki, Fabian
    Schaffner, Michael
    Gurkaynak, Frank K.
    Benini, Luca
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (04) : 484 - 497
  • [36] An Energy-Efficient Near-Memory Computing Architecture for CNN Inference at Cache Level
    Nouripayam, Masoud
    Prieto, Arturo
    Kishorelal, Vignajeth Kuttuva
    Rodrigues, Joachim
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [37] Neutron induced single event effects on near-memory computing architecture AI chips
    Yang Wei-Tao
    Hu Zhi-Liang
    He Huan
    Mo Li-Hua
    Zhao Xiao-Hong
    Song Wu-Qing
    Yi Tian-Cheng
    Liang Tian-Jiao
    He Chao-Hui
    Li Yong-Hong
    Wang Bin
    Wu Long-Sheng
    Liu Huan
    Shi Guang
    ACTA PHYSICA SINICA, 2024, 73 (13)
  • [38] SSA-over-array (SSoA): A stacked DRAM architecture for near-memory computing
    Jiang, Xiping
    Bai, Fujun
    Wang, Song
    Guo, Yixin
    Zuo, Fengguo
    Xiao, Wenwu
    Wang, Yubing
    Yang, Jianguo
    Liu, Ming
    JOURNAL OF SEMICONDUCTORS, 2024, 45 (10)
  • [39] Hardware Efficient Reconfigurable Logic-in-Memory Circuit Based Neural Network Computing
    Liu, Tianchi
    Zhou, Yizhuo
    Zhou, Yakun
    Chai, Zheng
    Chen, Jienan
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [40] GATe: Streamlining Memory Access and Communication to Accelerate Graph Attention Network With Near-Memory Processing
    Yi, Shiyan
    Qiu, Yudi
    Lu, Lingfei
    Xu, Guohao
    Gong, Yong
    Zeng, Xiaoyang
    Fan, Yibo
    IEEE COMPUTER ARCHITECTURE LETTERS, 2024, 23 (01) : 87 - 90