VLSI architecture design for dual-mode QAM and VSB digital CATV transceiver

被引:0
|
作者
Industrial Technology Research Inst, Hsin-chu, Taiwan [1 ]
机构
来源
IEICE Trans Commun | / 12卷 / 2351-2356期
关键词
Cable television systems - Demodulators - Equalizers - Integrated circuit layout - Modems - Quadrature amplitude modulation - Signal to noise ratio - Transceivers;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a transceiver VLSI architecture is proposed for high speed digital CATV modems, which can perform both the QAM and the VSB transmissions. The proposed architecture of all-digital dual-mode QAM/VSB receiver consists of digital AGC, digital demodulator, fractionally spaced blind equalizer and DFE, digital carrier recovery, and symbol timing recovery. Finite word-length simulation results show that the proposed architecture can achieve an SNR 29 dB for both the 64-QAM mode and 8-VSB mode when the 10 bit ADC input signal SNR is 36 dB, and there are ±6 kHz of carrier frequency offset, ±110 ppm of symbol rate offset, and -82 dBc carrier phase-jitter at 10 kHz away from the nominal carrier frequency.
引用
收藏
相关论文
共 50 条
  • [1] A VLSI architecture design for dual-mode QAM and VSB digital CATV transceiver
    Shiue, MT
    Wang, CK
    Way, WI
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (12) : 2351 - 2356
  • [2] A VLSI design of dual-loop automatic gain control for dual-mode QAM/VSB CATV modem
    Shiue, MT
    Huang, KH
    Lu, CC
    Wang, CK
    Way, WI
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E490 - E493
  • [3] Design of carrier recovery for QAM/VSB dual mode
    Jou, SJ
    Lin, HY
    Shiau, MT
    Heh, JY
    Wang, CK
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1535 - 1539
  • [4] VLSI implementation of timing recovery and carrier recovery for QAM/VSB dual mode
    Jou, Shyh-Jye
    Kuo, Chun Hung
    Shiau, Muh-Tian
    Heh, Jung-Yu
    Wang, Chrong-Kuang
    International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 159 - 162
  • [5] Digital VLSI OFDM transceiver architecture for wireless SoC design
    Tseng, WH
    Chang, CC
    Wang, CK
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5794 - 5797
  • [6] An Efficient VLSI Architecture For 2-D Dual-Mode SMDWT
    Hsia, Chih-Hsien
    Chiang, Jen-Shiun
    Chang, Shih-Hao
    2013 10TH IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL (ICNSC), 2013, : 775 - 779
  • [7] SoC Design of a Dual-Mode Transceiver for Power-Line Telecommunications
    Choi, Sungsoo
    Kim, Yonghwa
    Lee, Won-Tae
    AICT: 2009 FIFTH ADVANCED INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS, 2009, : 467 - 471
  • [8] Architecture considerations and integrated-passives-based design for a dual-mode GPRS-WLAN SiGe RF transceiver
    Bantas, S
    Stratakos, Y
    Kanakaris, N
    Katsoulis, Y
    Papadopoulos, P
    Margaras, M
    Korou, V
    Peyravi, H
    Koutsoyannopoulos, Y
    2003 IEEE 58TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS1-5, PROCEEDINGS, 2003, : 2237 - 2241
  • [9] VLSI design of dual-mode Viterbi/turbo decoder for 3GPP
    Huang, K
    Li, FM
    Shen, PL
    Wu, AY
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 773 - 776
  • [10] Dual Mode SWIPT: Waveform Design and Transceiver Architecture with Adaptive Mode Switching Policy
    Park, Jong Jin
    Moon, Jong Ho
    Lee, Kang-Yoon
    Kim, Dong In
    2018 IEEE 87TH VEHICULAR TECHNOLOGY CONFERENCE (VTC SPRING), 2018,