Design of a robust fault-tolerant multiplier

被引:0
|
作者
Kasuga, Takeshi [1 ]
Kameyama, Michitaka [1 ]
Higuchi, Tatsuo [1 ]
机构
[1] Fukushima Natl Coll of Technology, Iwaki, Japan
关键词
Codes; Symbolic - Encoding - Computer Systems; Digital - Fault Tolerant Capability - Control Systems; Digital; -; Components; Robots; Control;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a construction of a robust fault-tolerant multiplier aiming at high safety, where the output does not differ much from the normal value, even if a temporary fault is produced in the operation unit. For this purpose, a robust fault-tolerant divider circuit by a fixed positive constant is devised, which is called divider. The multiplier is constructed by arranging such dividers in parallel. The proposed robust fault-tolerant multiplier is based on the distributed coding, where the input/output information is always represented by the number of pulses. Consequently, a system-down is not produced even if more than one temporary error is generated, which is different from the majority redundant circuit. Another feature is that there is no hardware core, such as the majority-decision circuit for the output signal selection, and a temporary error does not produce a system-down. This work is motivated by robot control applications.
引用
收藏
页码:10 / 18
相关论文
共 50 条
  • [32] Design of an integrated actuator fault-tolerant control under robust performance requirements
    Buciakowski, Mariusz
    Witczak, Marcin
    Pazera, Marcin
    IFAC PAPERSONLINE, 2020, 53 (02): : 13745 - 13750
  • [33] ON ISSUES IN FAULT-TOLERANT COMPUTER DESIGN
    SOI, IM
    AGGARWAL, KK
    COMPUTERS & ELECTRICAL ENGINEERING, 1981, 8 (03) : 229 - 234
  • [34] Design of robust H∞ fault-tolerant output feedback control based on LMI
    Chen, Ming
    Tong, Chao-Nan
    Beijing Keji Daxue Xuebao/Journal of University of Science and Technology Beijing, 2009, 31 (05): : 648 - 654
  • [35] A Fault-Tolerant Combinational Circuit Design
    Ostanin, S.
    Kirienko, I.
    Lavrov, V.
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [36] DESIGN OF A FAULT-TOLERANT UNIVERSAL CELL
    LALA, PK
    BUSABA, F
    XIE, A
    YARLAGADDA, KC
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 72 (03) : 467 - 470
  • [37] RESIDUE ARITHMETIC FOR A FAULT-TOLERANT MULTIPLIER - THE CHOICE OF THE BEST TRIPLE OF BASES
    PIURI, V
    BERZIERI, M
    BISASCHI, A
    FABI, A
    MICROPROCESSING AND MICROPROGRAMMING, 1987, 20 (1-3): : 15 - 23
  • [38] AdAM: Adaptive Fault-Tolerant Approximate Multiplier for Edge DNN Accelerators
    Taheri, Mahdi
    Cherezova, Natalia
    Nazari, Samira
    Rafiq, Ahsan
    Azarpeyvand, Ali
    Ghasempouri, Tara
    Daneshtalab, Masoud
    Raik, Jaan
    Jenihhin, Maksim
    IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024, 2024,
  • [39] Integrated design of robust fault estimation and fault-tolerant control against simultaneous actuator and sensor faults
    Mu, Yunfei
    Zhang, Huaguang
    Zhang, Kun
    Ren, He
    ASIAN JOURNAL OF CONTROL, 2021, 23 (01) : 341 - 350
  • [40] Integrated design of fault diagnosis and adaptive fault-tolerant robust control for submarine's vertical movement
    Wang Fei
    Yu Zhen
    Liu Li-jun
    Lei Zhi-guo
    Zhu Chun-hui
    2014 IEEE CHINESE GUIDANCE, NAVIGATION AND CONTROL CONFERENCE (CGNCC), 2014, : 1056 - 1061