BRANCH-PROCESSING INSTRUCTION CACHE.

被引:0
|
作者
Anon
机构
来源
IBM technical disclosure bulletin | 1986年 / 29卷 / 01期
关键词
DATA PROCESSING;
D O I
暂无
中图分类号
学科分类号
摘要
This article teaches a novel instruction fetching mechanism designed for computer architecture which processes branch instructions while fetching other instructions, thereby eliminating most of the so-called branch penalty. The organization of the mechanism consists of an instruction cache, a directory integral with the cache arrays, and associated branch processing logic and dataflow which assumes the existence of a fixed-point processing unit and a floating-point processing unit to which non-branch instructions will be shipped. For the purposes of illustration, the instruction cache is logically organized as a 2-way set associative, 8KB capacity, 64B linesize cache.
引用
收藏
页码:357 / 359
相关论文
共 50 条
  • [41] PP-cache: A partitioned power-aware instruction cache architecture
    Kim, Cheol Hong
    Chung, Sung Woo
    Jhon, Chu Shik
    MICROPROCESSORS AND MICROSYSTEMS, 2006, 30 (05) : 268 - 279
  • [42] Instruction Cache Tuning for Embedded Multitasking Applications
    Dash, Santanu Kumar
    Srikanthan, Thambipillai
    RSP 2009: TWENTIETH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2009, : 152 - 158
  • [43] CACHE ENHANCEMENT FOR STORE MULTIPLE INSTRUCTION.
    Capozzi, A.J.
    Kelley, W.J.
    Wassel, E.R.
    IBM technical disclosure bulletin, 1984, 27 (7 A): : 3943 - 3944
  • [44] Cache Simulation for Instruction Set Simulator QEMU
    Tran Van Dung
    Taniguchi, Ittetsu
    Tomiyama, Hiroyuki
    2014 IEEE 12TH INTERNATIONAL CONFERENCE ON DEPENDABLE, AUTONOMIC AND SECURE COMPUTING (DASC)/2014 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTING (EMBEDDEDCOM)/2014 IEEE 12TH INTERNATIONAL CONF ON PERVASIVE INTELLIGENCE AND COMPUTING (PICOM), 2014, : 441 - +
  • [45] Instruction Cache Prediction Using Bayesian Networks
    Bartlett, Mark
    Bate, Iain
    Cussens, James
    ECAI 2010 - 19TH EUROPEAN CONFERENCE ON ARTIFICIAL INTELLIGENCE, 2010, 215 : 1099 - 1100
  • [46] Avoiding the WCET Overestimation on LRU Instruction Cache
    Aparicio, L. C.
    Segarra, J.
    Rodriguez, C.
    Villarroel, J. L.
    Vinals, V.
    RTCSA 2008: 14TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS - PROCEEDINGS, 2008, : 393 - +
  • [47] Optimizing the instruction cache performance of the operating system
    Torrellas, J
    Xia, C
    Daigle, RL
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (12) : 1363 - 1381
  • [48] TECHNIQUES FOR FAST INSTRUCTION CACHE PERFORMANCE EVALUATION
    WHALLEY, DB
    SOFTWARE-PRACTICE & EXPERIENCE, 1993, 23 (01): : 95 - 118
  • [49] Compiling for instruction cache performance on a multithreaded architecture
    Kumar, R
    Tullsen, DM
    35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, : 419 - 429
  • [50] INSTRUCTION CACHE REPLACEMENT POLICIES AND ORGANIZATIONS.
    Smith, James E.
    Goodman, James R.
    IEEE Transactions on Computers, 1985, C-34 (03): : 234 - 241