Test data compression for system-on-a-chip using Golomb codes

被引:0
|
作者
Chandra, Anshuman [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, Durham, United States
关键词
Built-in self test - Codes (symbols) - Computer simulation - Data compression - Integrated circuit testing;
D O I
暂无
中图分类号
学科分类号
摘要
We present a new test data compression method and decompression architecture based on Golomb codes. The proposed method is especially suitable for encoding precomputed test sets for embedded cores in a system-on-a-chip (SOC). The major advantages of Golomb include very high compression, analytically predictable compression results, and a low-cost and scalable on-chip decoder. In addition, the novel interleaving decompression architecture allows multiple cores in an SOC to be tested concurrently using a single ATE I/O channel. We demonstrate the effectiveness of the proposed approach by applying it to the ISCAS benchmark circuits and to two industrial production circuits. We also use analytical and experimental means to highlight the superiority of Golomb codes over run-length codes.
引用
收藏
页码:113 / 120
相关论文
共 50 条
  • [31] Test Data Compression for System-on-Chip Using Advanced Frequency-Directed Run-Length(AFDR) Codes
    Ying, Zhang
    Ning, Wu
    Fen, Ge
    2011 3RD WORLD CONGRESS IN APPLIED COMPUTING, COMPUTER SCIENCE, AND COMPUTER ENGINEERING (ACC 2011), VOL 3, 2011, 3 : 108 - 113
  • [32] Using data compression in automatic test equipment for system-on-chip testing
    Karimi, F
    Navabi, Z
    Meleis, WM
    Lombardi, F
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (02) : 308 - 317
  • [33] Centralized Control and Distributed Test Scheduler for System-on-a-Chip Test
    Wang, Danghui
    Gao, Deyuan
    ISTM/2009: 8TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, 2009, : 2343 - 2346
  • [34] Design of system-on-a-chip test access architectures using integer linear programming
    Chakrabarty, Krishnendu
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 127 - 134
  • [35] A wavelet-based ECG compression algorithm using Golomb codes
    Chen, Jianhua
    Ma, Jun
    Zhang, Yufeng
    Shi, Xinling
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 130 - +
  • [36] Power-constrained system-on-a-chip test scheduling using a genetic algorithm
    Harmanani, Haidar M.
    Salamy, Hassan A.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (03) : 331 - 349
  • [37] Resource-constrained system-on-a-chip test: a survey
    Xu, Q
    Nicolici, N
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (01): : 67 - 81
  • [38] Synthesis of transparent circuits for hierarchical and system-on-a-chip test
    Chakrabarty, K
    Mukherjee, R
    Exnicios, A
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 431 - 436
  • [39] Test Data Compression using Hamming Encoder and Decoder for System On Chip (SOC) Testing
    Sridhar, K. P.
    Agalya, R.
    Narmatha, D.
    Vignesh, B.
    Saravanan, S.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1094 - 1098
  • [40] Testing system-on-a-chip using artificial immune system
    Souza, CP
    Freire, RCS
    Assis, FM
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 61 - 64