Effective hardware architectures for LED and PRESENT ciphers for resource-constrained applications

被引:0
|
作者
Modi P. [1 ]
Singh P. [1 ]
Acharya B. [1 ]
机构
[1] Department of Electronics and Communication Engineering, National Institute of Technology Raipur, Raipur
关键词
Block cipher; CPS; Cyber physical system; Field programmable gate array; FPGA; Internet-of-things; IoT; LED; PRESENT;
D O I
10.1504/IJHPSA.2021.119151
中图分类号
学科分类号
摘要
Existing cyber physical systems (CPS) and internet-of-things (IoT) services depend largely on the widespread implementation of tiny smart devices for tracking, storing, monitoring, and networking applications. All IoT-enabled devices, including consumer smart devices, need secure communication mechanisms. In this paper, three different architectures are proposed based on LED and PRESENT lightweight block ciphers targeting at resource-constrained applications. This paper discusses two specific hardware architectures for the LED cipher. The first architecture introduces a round-based pipelined design in which pipeline registers are inserted in between round operations. Whereas the second is a serialised architecture that runs on a single cell per clock cycle. These proposed designs offer very efficient area-throughput tradeoff. In addition, we proposed a 32-bits datapath optimisation design to achieve high-performance, low-power, and energy-efficient hardware of PRESENT cipher encryption system. Various field programmable gate array (FPGA) platforms are used for hardware implementation and results are evaluated and compared with other related works. © 2021 Inderscience Enterprises Ltd.
引用
收藏
页码:89 / 104
页数:15
相关论文
共 50 条
  • [41] Using BIP to reinforce correctness of resource-constrained IoT applications
    Lekidis, Alexios
    Stachtiari, Emmanouela
    Katsaros, Panagiotis
    Bozga, Marius
    Georgiadis, Christos K.
    2015 10TH IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS (SIES), 2015, : 245 - +
  • [42] Effective genetic algorithm for resource-constrained project scheduling with limited preemptions
    Zhu, Jie
    Li, Xiaoping
    Shen, Weiming
    INTERNATIONAL JOURNAL OF MACHINE LEARNING AND CYBERNETICS, 2011, 2 (02) : 55 - 65
  • [43] Effective genetic algorithm for resource-constrained project scheduling with limited preemptions
    Jie Zhu
    Xiaoping Li
    Weiming Shen
    International Journal of Machine Learning and Cybernetics, 2011, 2 : 55 - 65
  • [44] Performance evaluation of Grain family and Espresso ciphers for applications on resource constrained devices
    Deb, Subhrajyoti
    Bhuyan, Bubu
    ICT EXPRESS, 2018, 4 (01): : 19 - 23
  • [45] Efficient deep learning architectures for fast identification of bacterial strains in resource-constrained devices
    Gallardo Garcia, Rafael
    Jarquin Rodriguez, Sofia
    Beltran Martinez, Beatriz
    Hernandez Gracidas, Carlos
    Martinez Torres, Rodolfo
    MULTIMEDIA TOOLS AND APPLICATIONS, 2022, 81 (28) : 39915 - 39944
  • [46] Payment models and net present value optimization for resource-constrained project scheduling
    Leyman, Pieter
    Vanhoucke, Mario
    COMPUTERS & INDUSTRIAL ENGINEERING, 2016, 91 : 139 - 153
  • [47] Efficient deep learning architectures for fast identification of bacterial strains in resource-constrained devices
    Rafael Gallardo García
    Sofía Jarquín Rodríguez
    Beatriz Beltrán Martínez
    Carlos Hernández Gracidas
    Rodolfo Martínez Torres
    Multimedia Tools and Applications, 2022, 81 : 39915 - 39944
  • [48] Capital- and resource-constrained project scheduling with net present value optimization
    Leyman, Pieter
    Vanhoucke, Mario
    EUROPEAN JOURNAL OF OPERATIONAL RESEARCH, 2017, 256 (03) : 757 - 776
  • [49] Hardware Efficient Direct Policy Imitation Learning for Robotic Navigation in Resource-Constrained Settings
    Sumanasena, Vidura
    Fernando, Heshan
    De Silva, Daswin
    Thileepan, Beniel
    Pasan, Amila
    Samarawickrama, Jayathu
    Osipov, Evgeny
    Alahakoon, Damminda
    SENSORS, 2024, 24 (01)
  • [50] Resource-Constrained Multiprocessor Synthesis for Floating-Point Applications on FPGAs
    Wang, Xiaofang
    Gupta, Pallav
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)