Architecture of programmable systolic array processor for discrete wavelet transform

被引:0
|
作者
Miyake, Jiro [1 ]
Kuninobu, Shigeo [2 ]
Baba, Takaaki [1 ]
机构
[1] Graduate School of Information, Production and Systems, Waseda University, 2-7 Hibikino, Wakamatsu-ku, Kitakyushu-shi, 808-0135, Japan
[2] Information, Production and Systems Research Center, Waseda University, 2-7 Hibikino, Wakamatsu-ku, Kitakyushu-shi, 808-0135, Japan
关键词
Computer architecture - Adders - Data transfer - Signal reconstruction - Scalability - Systolic arrays;
D O I
10.3169/itej.63.1853
中图分类号
学科分类号
摘要
An architecture of a programmable systolic array processor is proposed for the discrete wavelet transform (DWT). This transform requires a huge amount of data to be filtered. To achieve this, many processor elements (PEs) are implemented. However, the hardware of a multiplier for multiply-accumulate operations is large, and complicated connections among PEs lower flexibility and scalability. By using the time-divided multiple-operation method, the execution unit with a simple structure of shifters and a three-input adder achieved 50% of hardware size and the same performance of that achieved with a multiplier and an adder. The unique network mechanism among PEs and the systolic array architecture provided a high level of data transfer, flexibility, and scalability. Using this architecture enables a processor with ten PEs to execute DWT for 1024×1024 image pixels in 26.3 ms.
引用
收藏
页码:1853 / 1859
相关论文
共 50 条
  • [41] A novel VLSI architecture for multidimensional discrete wavelet transform
    Chen, XJ
    Dai, QH
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 697 - 700
  • [42] A new inverse discrete wavelet packet transform architecture
    Payá, G
    Peiró, MM
    Ballester, FJ
    Herrero, V
    Cerdá, J
    SEVENTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOL 2, PROCEEDINGS, 2003, : 443 - 446
  • [43] Optimal Parallel Hardware Architecture for Discrete Wavelet Transform
    Liu Ying
    Hao Yanling
    Wang Renlong
    PROCEEDINGS OF THE 27TH CHINESE CONTROL CONFERENCE, VOL 5, 2008, : 785 - 789
  • [44] A low complexity architecture for complex discrete wavelet transform
    Das, B
    Banerjee, S
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 309 - 312
  • [45] A Fast and Configurable Architecture for Discrete Wavelet Packet Transform
    Chehaitly, Mouhamad
    Tabaa, Mohamed
    Monteiro, Fabrice
    Dandache, Abbas
    2015 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2015,
  • [46] A novel VLSI architecture for multidimensional discrete wavelet transform
    Dai, QH
    Chen, XJ
    Lin, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (08) : 1105 - 1110
  • [47] Reconfigurable architecture for lifting based Discrete Wavelet Transform
    Ali, HH
    AbdelGader, AS
    Abdou, RF
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 641 - 644
  • [48] COMPUTATION OF THE DISCRETE FOURIER TRANSFORM ON THE CELLULAR ARRAY PROCESSOR.
    Cotton, J.M.
    Masterson, G.E.
    Electrical communication, 1985, 59 (03): : 306 - 311
  • [49] COMPUTATION OF THE DISCRETE FOURIER-TRANSFORM ON THE CELLULAR ARRAY PROCESSOR
    COTTON, JM
    MASTERSON, GE
    ELECTRICAL COMMUNICATION, 1985, 59 (03): : 306 - 311
  • [50] A pipeline, memory efficient and programmable architecture for the 2-D discrete wavelet transform using lifting scheme
    Bolouki, S
    Fatemi, O
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 1121 - 1130