A new compact SRAM cell by vertical MOSFET for low-power and stable operation

被引:0
|
作者
Na H. [1 ]
Endoh T. [1 ]
机构
[1] Center for Interdisciplinary Research, Tohoku University, JST-CREST, Aoba-ku, Sendai, 980-8578
关键词
Cell Size; Low-power; SRAM; Stacked Vertical MOSFET; Static Noise Margin; Vertical MOSFET;
D O I
10.1109/IMW.2011.5873204
中图分类号
学科分类号
摘要
In this paper, a compact SRAM cell with low-power and stable operation is proposed using vertical MOSFET technology, and its impact on the cell size and the performance is examined. Although the proposed SRAM cell is composed of 12 transistors, it has a small cell size, which is only 74% of the conventional 8T-SRAM cell, because of its stacked vertical MOSFET structure. The proposed SRAM cell with vertical MOSFET realizes a reduced power dissipation during the write operation which is 47% and 44% of the conventional 6T and 8TSRAM cell, respectively. Furthermore, the proposed SRAM cell with vertical MOSFET has achieved 3 times larger write and read Static Noise Margin (SNM) than that of the conventional planar 6T or 8T-SRAM cell, and its SNM is more tolerant against threshold voltage (Vth) fluctuation. © 2011 IEEE.
引用
收藏
相关论文
共 50 条
  • [1] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [2] Low-power reliable SRAM cell for write/read operation
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    IEICE ELECTRONICS EXPRESS, 2014, 11 (21): : 1 - 6
  • [3] Low-power fast (LPF) SRAM cell for write/read operation
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    IEICE ELECTRONICS EXPRESS, 2011, 8 (18): : 1473 - 1478
  • [4] ANALYSIS AND DESIGN OF SINGLE ENDED SRAM CELL FOR LOW-POWER OPERATION
    Ojha, Sunil Kumar
    Singh, O. P.
    Mishra, G. R.
    Vaya, P. R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 178 - 181
  • [5] Low-Leakage, Low-Power, High-Stable SRAM Cell Design
    Pal, Soumitra
    Madan, Y. Krishna
    Islam, Aminul
    PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGIES, IC3T 2015, VOL 1, 2016, 379 : 549 - 556
  • [6] A New Low-Power Soft-Error Tolerant SRAM Cell
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Moschopoulos, Nikolaos
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 399 - 404
  • [7] Design of Low Power Stable SRAM Cell
    Vanama, Kundan
    Gunnuthula, Rithwik
    Prasad, Govind
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1263 - 1267
  • [8] Novel low-power and stable SRAM cells for sub-threshold operation at 45nm
    Gupta, Anu
    Gupta, Priya
    Asati, Abhijit
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (08) : 1399 - 1415
  • [9] Statistical analysis of low-power SRAM cell structure
    Govind Prasad
    Alekhya Anand
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 349 - 358
  • [10] DESIGN AND ANALYSIS OF A LOW-POWER HEMT SRAM CELL
    BUSHEHRI, E
    BRATOV, V
    THIEDE, A
    STAROSELSKY, V
    CLARK, D
    ELECTRONICS LETTERS, 1995, 31 (21) : 1828 - 1829