Near-threshold adiabatic SRAM based on CPAL circuits with DTCMOS technique

被引:0
|
作者
Qi, Beibei [1 ]
Hu, Jianping [1 ]
Han, Chenghao [1 ]
Geng, Yeliang [1 ]
机构
[1] Faculty of Information Science and Technology, Ningbo University, Ningbo, China
来源
关键词
Static random access storage - Logic design - Computer circuits - CMOS integrated circuits - SPICE - Low power electronics - Electric power supplies to apparatus;
D O I
暂无
中图分类号
学科分类号
摘要
An adiabatic SRAM (Static Random access memory) operating in near-threshold region based on CPAL (Complementary pass-transistor adiabatic logic) circuits with DTCMOS (dual-threshold CMOS) technique is realized for low-energy applications. The SRAM using the CPAL circuits can recover the energy of the read driver, write driver circuit, word-line decoder, and sense amplifier in a fully adiabatic manner. The DTCMOS technique can effectively reduce the leakage energy consumption of the SRAM. In addition, near-threshold tech-nique can not only greatly reduce dynamic energy consumption, but also satisfy the requirement of mid-performance systems. Modelling and sizing of adiabatic storage cells are constructed and analysed. The simulations for the function and energy consumption of the SRAM are carried out with a SMIC 130nm CMOS process. The HSPICE simulation results show that the SRAM has ideal logic function and low energy consumption.
引用
下载
收藏
页码:121 / 126
相关论文
共 50 条
  • [31] A Low-Overhead Timing Monitoring Technique for Variation-Tolerant Near-Threshold Digital Integrated Circuits
    Shan, Weiwei
    Liu, Xinning
    Lu, Minyi
    Wan, Liang
    Yang, Jun
    IEEE ACCESS, 2018, 6 : 138 - 145
  • [32] A Sampling Speed Enhancement Technique for Near-Threshold SAR ADCs
    Hu, Bojun
    Zhang, Sanfeng
    Zhou, Xiong
    Pan, Xiangxin
    Ding, Zhaoming
    Li, Qiang
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [33] A Timing Yield Model for SRAM Cells at Sub/Near-Threshold Voltages Based on a Compact Drain Current Model
    Shen, Shan
    Cao, Peng
    Ling, Ming
    Shi, Longxing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (04) : 1223 - 1234
  • [34] Achieving Energy Efficiency for Near-Threshold Circuits Through Postfabrication Calibration and Adaptation
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Oboril, Fabian
    Gebregiorgis, Anteneh
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 443 - 455
  • [35] Comparative Analysis of Ultra-Low Power Adiabatic Logics in Near-Threshold Regime
    Mal, Sandipta
    Podder, Anindita
    Chowdhury, Anirban
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 664 - 669
  • [36] Error-free Near-threshold Adiabatic CMOS Logic in Presence of Process Variation
    Lu, Yue
    Kazmierski, Tom J.
    2016 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2016,
  • [37] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing
    Lee, Jaemin
    Kim, Sunmean
    Kim, Youngmin
    Kang, Seokhyeong
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [38] A Transregional Model for Near-Threshold Circuits with Application to Minimum-Energy Operation
    Harris, David Money
    Keller, Ben
    Karl, Julia
    Keller, Sean
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 64 - 67
  • [39] Analysis of Adiabatic ECRL NAND/NOR for Ultra Low Power Near-threshold Computing
    Mondal, Akash
    Chowdhury, Anirban
    Mal, Sandipta
    Podder, Anindita
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 456 - 461
  • [40] One-Sided Schmitt-Trigger-Based 9T SRAM Cell for Near-Threshold Operation
    Cho, Keonhee
    Park, Juhyun
    Oh, Tae Woo
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1551 - 1561