Quality-driven design of deep neural network hardware accelerators for low power CPS and IoT applications

被引:0
|
作者
Jan, Yahya [1 ]
Jozwiak, Lech [1 ]
机构
[1] Eindhoven Univ Technol, Fac Elect Engn, Eindhoven, Netherlands
关键词
Deep Neural Networks (DNN); Cyber-Physical System (CPS); Internet of Things (IoT); Highly-parallel DNN architectures; Design Space Exploration (DSE); Low power design techniques; GENERATION;
D O I
10.1016/j.micpro.2024.105119
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the results of our analysis of the main problems that have to be solved in the design of highly parallel high-performance accelerators for Deep Neural Networks (DNNs) used in low power Cyber- Physical System (CPS) and Internet of Things (IoT) devices, in application areas such as smart automotive, health and smart services in social networks (Facebook, Instagram, X/Twitter, etc.). Our analysis demonstrates that to arrive a to high-quality DNN accelerator architecture, complex mutual trade-offs have to be resolved among the accelerator micro- and macro-architecture, and the corresponding memory and communication architectures, as well as among the performance, power consumption and area. Therefore, we developed a multi-processor accelerator design methodology involving an automatic design-space exploration (DSE) framework that enables a very efficient construction and analysis of DNN accelerator architectures, as well as an adequate trade-off exploitation. To satisfy the low power demands of IoT devices, we extend our quality- driven model-based multi-processor accelerator design methodology with some novel power optimization techniques at the Processor's and memory exploration stages. Our proposed power optimization techniques at the processor's exploration stage achieve up to 66.5% reduction in power consumption, while our proposed data reuse techniques avoid up to 85.92% of redundant memory accesses thereby reducing the power consumption of accelerator necessary for low-power IoT applications. Currently, we are beginning to apply this methodology with the proposed power optimization techniques to the design of low-power DNN accelerators for IoT applications.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Quality-driven design for video applications
    Cao, Y
    Yasuura, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2568 - 2576
  • [2] Low power & mobile hardware accelerators for deep convolutional neural networks
    Scanlan, Anthony G.
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 110 - 127
  • [3] Quality-driven Design Methodology for PUFs in FPGAs for Secure IoT
    Wang, Xiangyun
    Song, Yicheng
    Prakash, Katyayani
    Zilic, Zeljko
    Langsetmo, Tomas
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 54 - 61
  • [4] Applications of Deep Neural Networks for Ultra Low Power IoT
    Kodali, Sreela
    Hansen, Patrick
    Mulholland, Niamh
    Whatmough, Paul
    Brooks, David
    Wei, Gu-Yeon
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 589 - 592
  • [5] Quality-driven design by bitwidth optimization for video applications
    Cao, Y
    Yasuura, H
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 532 - 537
  • [6] An overview memristor based hardware accelerators for deep neural network
    Gokgoz, Baki
    Gul, Fatih
    Aydin, Tolga
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2024, 36 (09):
  • [7] Hardware Approximate Techniques for Deep Neural Network Accelerators: A Survey
    Armeniakos, Giorgos
    Zervakis, Georgios
    Soudris, Dimitrios
    Henkel, Joerg
    ACM COMPUTING SURVEYS, 2023, 55 (04)
  • [8] An Automated Design Flow for Adaptive Neural Network Hardware Accelerators
    Francesco Ratto
    Ángela Porras Máinez
    Carlo Sau
    Paolo Meloni
    Gianfranco Deriu
    Stefano Delucchi
    Massimo Massa
    Luigi Raffo
    Francesca Palumbo
    Journal of Signal Processing Systems, 2023, 95 : 1091 - 1113
  • [9] An Automated Design Flow for Adaptive Neural Network Hardware Accelerators
    Ratto, Francesco
    Mainez, Angela Porras
    Sau, Carlo
    Meloni, Paolo
    Deriu, Gianfranco
    Delucchi, Stefano
    Massa, Massimo
    Raffo, Luigi
    Palumbo, Francesca
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (09): : 1091 - 1113
  • [10] Energy Efficient and Quality-Driven Continuous Sensor Management for Mobile IoT Applications
    Skorin-Kapov, Lea
    Pripuzic, Kresimir
    Marjanovic, Martina
    Antonic, Aleksandar
    Zarko, Ivana Podnar
    2014 INTERNATIONAL CONFERENCE ON COLLABORATIVE COMPUTING: NETWORKING, APPLICATIONS AND WORKSHARING (COLLABORATECOM), 2014, : 397 - 406