Implementation of a novel adaptive coding using VLSI architecture for data compression in image processing

被引:0
|
作者
Kiranmaye, G. [1 ]
Sridhar, B. [2 ]
机构
[1] Department of Electronics and Communication Engineering, Guru Nanak Institute of Technology, Telangana, Hyderabad, India
[2] Department of Electronics and Communication Engineering, Scient Institute of Technology, Telangana, Hyderabad, India
关键词
Adaptive modulation - Data compression ratio - Digital storage - Encoding (symbols) - Health risks - Image coding - Image enhancement - Turbo codes;
D O I
10.1007/s11042-024-20055-8
中图分类号
学科分类号
摘要
Image Compression is one of the emerging techniques of a Digital System for storing and retrieving of digital information. The main challenge in implementing Image Compression is to maintain the accuracy of the retrieved data. As the encoding techniques used for data compression are computationally intensive, new hardware architectures are required so that the processing of image consumes less space with increase in computation speed, reduction in area and power consumption. In this paper we address this problem and developed a Dynamic Adaptive coding technique based on probability of occurrence,where the variable and fixed length code are fused to generate a code word for eliminating the extra bit encountered at the entropy coder. Here the Entropy code has a maximum search overhead of 6 match per 4-bit pattern. Wherein a maximum of 5-bit search is observed in proposed approach. This reduces a search overhead of (N⨉m)-1 iterations. Here N is the number of unique patterns and m is the block size. The proposed architecture is developed using Very high speed integrated circuit Hardware Descriptive Language (VHDL) and implemented using Xilinx Aldec’s Field Programmable Gate Array (FPGA). The adaptive coding approach attains a compression of 35% more as compared to the entropy coding. The implementation on to a targeted Xilinx FPGA results in power minimization and area coverage reduction. The speed of operation is observed to be improved by 135 MHz. The validation of proposed approach is made on image data to observe the coding accuracy. The mean square error of the output image is reduced by 35% with an increase in the signal to noise ratio of the output image.
引用
收藏
页码:85801 / 85823
页数:22
相关论文
共 50 条
  • [1] Image Processing VLSI Architecture Based on Data Compression
    Hariyama, Masanori
    Yoshida, Hisashi
    Kameyama, Michitaka
    Kobayashi, Yasubiro
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 430 - +
  • [2] Pipelined VLSI architecture for adaptive image compression
    Acharya, T.
    Chen, Po-Yueh
    Jafarkhani, H.
    International Journal of Robotics and Automation, 1999, 14 (03) : 115 - 123
  • [3] A novel VLSI implementation of lossless ECG data compression technique using intelligent Slope Predictor and Modified Huffman Coding
    Kumar, V. R. S. Rajesh
    Raja, A. Sivanantha
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2015, 9 (5-6): : 873 - 879
  • [4] A Novel VLSI Architecture for Digital Image Compression Using Discrete Cosine Transform and Quantization
    Prakash, Vijaya A. M.
    Gurumurthy, K. S.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (09): : 175 - 182
  • [5] Novel algorithm of image vector quantization and VLSI implementation architecture
    Zhang Ruliang
    Yong, Gao
    Yu Ninmei
    Wang Dongfang
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL II, 2007, : 916 - 919
  • [6] VLSI Implementation of ECG Compression Algorithm using Golomb Rice Coding
    Tsai, Tsung-Han
    Hussain, Muhammad Awais
    Hao, Ping-Zen
    2018 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2018,
  • [7] A novel VLSI architecture for image compression model using low power Discrete Cosine Transform
    Vijaya Prakash, A.M.
    Gurumurthy, K.S.
    World Academy of Science, Engineering and Technology, 2010, 72 : 354 - 361
  • [8] VLSI architecture for SAR data compression
    Jeong, H
    Park, JH
    Ryu, HY
    Kwon, JB
    Oh, Y
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2002, 38 (02) : 427 - 440
  • [9] A VLSI Architecture for Wavelet Based Image Compression
    Kidav, Jayaraj U.
    Ajeesh, P. A.
    Vasudev, Drisya
    Deepak, V. S.
    Menon, Aiswarya
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 603 - +
  • [10] A novel VLSI architecture for Lempel-Ziv based data compression
    Lai, YK
    Chen, KC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 617 - 620