High temperature 1 MHz capacitance-voltage method for evaluation of border traps in 4H-SiC MOS system

被引:0
|
作者
机构
[1] [1,Peng, Zhao-Yang
[2] 1,2,Wang, Sheng-Kai
[3] 1,Bai, Yun
[4] 1,Tang, Yi-Dan
[5] Chen, Xi-Ming
[6] Li, Cheng-Zhan
[7] Liu, Ke-An
[8] 1,Liu, Xin-Yu
来源
Wang, Sheng-Kai (wangshengkai@ime.ac.cn) | 1600年 / American Institute of Physics Inc.卷 / 123期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
In this work, border traps located in SiO2 at different depths in 4H-SiC MOS system are evaluated by a simple and effective method based on capacitance-voltage (C-V) measurements. This method estimates the border traps between two adjacent depths through C-V measurement at various frequencies at room and elevated temperatures. By comparison of these two C-V characteristics, the correlation between time constant of border traps and temperatures is obtained. Then the border trap density is determined by integration of capacitance difference against gate voltage at the regions where border traps dominate. The results reveal that border trap concentration a few nanometers away from the interface increases exponentially towards the interface, which is in good agreement with previous work. It has been proved that high temperature 1 MHz C-V method is effective for border trap evaluation. © 2018 Author(s).
引用
收藏
相关论文
共 50 条
  • [1] High temperature 1 MHz capacitance-voltage method for evaluation of border traps in 4H-SiC MOS system
    Peng, Zhao-Yang
    Wang, Sheng-Kai
    Bai, Yun
    Tang, Yi-Dan
    Chen, Xi-Ming
    Li, Cheng-Zhan
    Liu, Ke-An
    Liu, Xin-Yu
    JOURNAL OF APPLIED PHYSICS, 2018, 123 (13)
  • [2] Photoelectrochemical capacitance-voltage measurements of 4H-SiC
    Stutz, CE
    JOURNAL OF ELECTRONIC MATERIALS, 1998, 27 (12) : L81 - L83
  • [3] Photoelectrochemical capacitance-voltage measurements of 4H-SiC
    C. E. Stutz
    Journal of Electronic Materials, 1998, 27 : L81 - L83
  • [4] Temperature dependence of current-and capacitance-voltage characteristics of an Au/4H-SiC Schottky diode
    Gulnahar, Murat
    SUPERLATTICES AND MICROSTRUCTURES, 2014, 76 : 394 - 412
  • [5] Evaluation of border traps and interface traps in HfO2/MoS2 gate stacks by capacitance-voltage analysis
    Zhao, Peng
    Khosravi, Ava
    Azcatl, Angelica
    Bolshakov, Pavel
    Mirabelli, Gioele
    Caruso, Enrico
    Hinkle, Christopher L.
    Hurley, Paul K.
    Wallace, Robert M.
    Young, Chadwin D.
    2D MATERIALS, 2018, 5 (03):
  • [6] Evaluation of capacitance-voltage characteristics for high voltage SiC-JFET
    Funaki, Tsuyoshi
    Kimoto, Tsunenobu
    Hikihara, Takashi
    IEICE ELECTRONICS EXPRESS, 2007, 4 (16): : 517 - 523
  • [7] High temperature capability of high voltage 4H-SiC JBS
    Berthou, M.
    Godignon, P.
    Vergne, Bertrand
    Brosselard, Pierre
    HETEROSIC & WASMPE 2011, 2012, 711 : 124 - +
  • [8] Investigation of the reliability of 4H-SiC MOS devices for high temperature applications
    Le-Huu, Martin
    Schmitt, Holger
    Noll, Stefan
    Grieb, Michael
    Schrey, Frederik F.
    Bauer, Anton J.
    Frey, Lothar
    Ryssel, Heiner
    MICROELECTRONICS RELIABILITY, 2011, 51 (08) : 1346 - 1350
  • [9] Evaluation of high-voltage 4H-SiC switching devices
    Wang, J
    Williams, BW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (03) : 589 - 597
  • [10] Ultra high voltage MOS controlled 4H-SiC power switching devices
    Ryu, S.
    Capell, C.
    Van Brunt, E.
    Jonas, C.
    O'Loughlin, M.
    Clayton, J.
    Lam, K.
    Pala, V.
    Hull, B.
    Lemma, Y.
    Lichtenwalner, D.
    Zhang, Q. J.
    Richmond, J.
    Butler, P.
    Grider, D.
    Casady, J.
    Allen, S.
    Palmour, J.
    Hinojosa, M.
    Tipton, C. W.
    Scozzie, C.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (08)