Research on application of OBDD to test generation of combinational logic circuits

被引:0
|
作者
VLSI Research Institute, Shanghai Jiaotong University, Shanghai 200030, China [1 ]
机构
来源
Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics | 2001年 / 13卷 / 06期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Conventional test generation algorithms for combinational logic circuits make use of backtracking during the search, that results in lowering down their running efficiency. In this paper, by expressing the logic function of every node in the circuits as OBDD, it transform backtracking into solving the graph problem of OBDD, which avoids backtracking and speeds up the test generation. Meanwhile, the application of OBDD to the generation of test sets and determination of necessary assignments has distinct advantages over those conventional algorithms.
引用
收藏
页码:495 / 499
相关论文
共 50 条
  • [41] Parallel test generation for combinational circuits based on Boolean satisfiability
    Sun, YZ
    Wei, DZ
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 267 - 270
  • [42] Combinational automatic test pattern generation for acyclic sequential circuits
    Kim, YC
    Agrawal, VD
    Saluja, KK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 948 - 956
  • [43] Hierarchical test generation for combinational circuits with real defects coverage
    Cibáková, T
    Fischerová, M
    Gramatová, E
    Kuzmicz, W
    Pleskauz, WA
    Raik, J
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2002, 42 (07) : 1141 - 1149
  • [44] Test generation for combinational quantum cellular automata (QCA) circuits
    Gupta, Pallav
    Jha, Niraj K.
    Lingappan, Loganathan
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 309 - +
  • [45] INTELLIGENT BACKTRACKING IN TEST-GENERATION FOR COMBINATIONAL-CIRCUITS
    ZENG, WB
    WEI, DZ
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 48 - 51
  • [46] Combinational Test Generation for Transition Faults in Acyclic Sequential Circuits
    Shi Hui
    Ran Feng
    Zhang Jinyi
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 398 - 402
  • [47] A Complete Critical Path Algorithm for Test Generation of Combinational Circuits
    周权
    魏道政
    JournalofComputerScienceandTechnology, 1991, (01) : 74 - 82
  • [48] A new class of sequential circuits with combinational test generation complexity
    Fujiwara, H
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (09) : 895 - 905
  • [49] COST-EFFECTIVE GENERATION OF MINIMAL TEST SETS FOR STUCK-AT FAULTS IN COMBINATIONAL LOGIC-CIRCUITS
    KAJIHARA, S
    POMERANZ, I
    KINOSHITA, K
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (12) : 1496 - 1504
  • [50] A modified approach to test plan generation for combinational logic blocks
    Basu, A
    Banerji, DK
    Basu, A
    Wilson, TC
    Majithia, JC
    VLSI DESIGN, 1996, 4 (03) : 243 - 256