Side-channel attack countermeasure evaluation of cryptographic hardware implementation circuit

被引:0
|
作者
Asai, Toshiya [1 ,2 ]
Asahi, Kensaku [1 ,2 ]
Shiozaki, Mitsuru [2 ,3 ]
Fujino, Takeshi [2 ,3 ]
Yoshikawa, Masaya [1 ,2 ]
机构
[1] Meijo University, 1-501, Shiogamaguchi, Tenpaku-ku, Nagoya,468-8502, Japan
[2] JST, CREST, 5, Sanbancho, Chiyoda-ku, Tokyo,102-0075, Japan
[3] Ritsumeikan University, 1-1-1, Noji-Higashi, Kusatsu,525-8577, Japan
关键词
Timing circuits - LSI circuits;
D O I
10.1541/ieejeiss.134.1767
中图分类号
学科分类号
摘要
The encryption standard, which has been widely used, is computationally secured. It is reported that encryption standard becomes vulnerable against side-channel attacks (SCA) when it was incorporated in hardware. Therefore, various measures against SCA have been proposed. Evaluation and verification of vulnerability against SCA are the most important priority for the measures. This paper proposes a new method for efficient evaluation of SCA measures on design phase of LSI. The proposed method introduces event-modeling simulation and clustering technique in order to achieve highly efficient evaluation. Moreover, the proposed method can detect the vulnerable cells on designing phase of LSI. Experimental results using 018um CMOS standard cell library prove the validity of the proposed method. © 2014 The Institute of Electrical Engineers of Japan.
引用
收藏
页码:1767 / 1774
相关论文
共 50 条
  • [11] Leakage Evaluation on Power Balance Countermeasure Against Side-Channel Attack on FPGAs
    Fang, Xin
    Luo, Pei
    Fei, Yunsi
    Leeser, Miriam
    2015 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2015,
  • [12] Unrolling Cryptographic Circuits: A Simple Countermeasure Against Side-Channel Attacks
    Bhasin, Shivam
    Guilley, Sylvain
    Sauvage, Laurent
    Danger, Jean-Luc
    TOPICS IN CRYPTOLOGY - CT-RSA 2010, PROCEEDINGS, 2010, 5985 : 195 - 207
  • [13] Side-channel Attack Countermeasure Based on Power Supply Modulation
    Jevtic, Ruzica
    Perez-Tirador, Pablo
    Cabezaolias, Carmen
    Carnero, Pablo
    Caffarena, Gabriel
    2022 30TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO 2022), 2022, : 618 - 622
  • [14] Side-Channel Attack on STTRAM based Cache for Cryptographic Application
    Khan, Mohammad Nasim Imtiaz
    Bhasin, Shivam
    Yuan, Alex
    Chattopadhyay, Anupam
    Ghosh, Swaroop
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 33 - 40
  • [15] Side-Channel Protected PIPO Implementation in Hardware
    Han, Jaeseung
    Kim, Yeon-Jae
    Han, Dong-Guk
    2024 SILICON VALLEY CYBERSECURITY CONFERENCE, SVCC 2024, 2024,
  • [16] Do Not Rely on Clock Randomization: A Side-Channel Attack on a Protected Hardware Implementation of AES
    Brisfors, Martin
    Moraitis, Michail
    Dubrova, Elena
    FOUNDATIONS AND PRACTICE OF SECURITY, FPS 2022, 2023, 13877 : 38 - 53
  • [17] Power Profile Equalizer: a Lightweight Countermeasure against Side-channel Attack
    Wang, Chenguang
    Yan, Ming
    Cai, Yici
    Zhou, Qiang
    Yang, Jianlei
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 305 - 312
  • [18] Electromagnetic Equalizer: An Active Countermeasure Against EM Side-channel Attack
    Wang, Chenguang
    Cai, Yici
    Wang, Haoyi
    Zhou, Qiang
    2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
  • [19] Attacking and Securing the Clock Randomization and Duplication Side-Channel Attack Countermeasure
    Brisfors, Martin
    Moraitis, Michail
    Landin, Gabriel Klasson
    Jilborg, Truls
    FOUNDATIONS AND PRACTICE OF SECURITY, PT I, FPS 2023, 2024, 14551 : 372 - 387
  • [20] A Resource-Efficient and Side-Channel Secure Hardware Implementation of Ring-LWE Cryptographic Processor
    Liu, Dongsheng
    Zhang, Cong
    Lin, Hui
    Chen, Yuyang
    Zhang, Mingyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (04) : 1474 - 1483