Design and Analysis of Hetero Dielectric Dual Material Gate Underlap Spacer Tunnel Field Effect Transistor

被引:0
|
作者
Howldar S. [1 ]
Balaji B. [1 ]
Rao K.S. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Green Fields, Andhra, Vaddeswaram
关键词
Drain Current; Gate Stacking; Hafnium Oxide; Silicon Dioxide; Titanium Dioxide;
D O I
10.5829/ije.2023.36.12c.01
中图分类号
学科分类号
摘要
This paper presents a design and analysis of a Hetero Dielectric Dual Material Gate Underlap Spacer Tunnel Field Effect Transistor, aiming to enhance device performance and overcome inherent limitations. The proposed design incorporates a hetero dielectric gate stack, which consists of two distinct dielectric materials such as high-k-dielectric material as hafnium oxide (HfO2) and low-k dielectric material as silicon dioxide (SiO2). With different permittivity values. By selecting these materials, the gate stack can effectively modulate the electric field distribution within the device, improving electrostatic control and reducing ambipolar conduction. Furthermore, an underlap spacer is introduced in the presented structure to create a physical separation between the source and the channel regions. This spacer helps in reducing the direct source-to-drain tunneling current, enhancing the Ion/Ioff current ratio and reducing the subthreshold swing. Additionally, the underlap spacer enables improved gate control over the tunneling process. The proposed Tunnel Field Effect Transistor design is thoroughly analyzed using numerical simulations based on the technology computer-aided design (TCAD) simulator. Performance metrics as the on-state current (Ion), the off-state current (Ioff), ION/IOFF ratio, drain conductance (Gd) and transconductance (Gm) to assess the device's performance. Therefore, these improvements contribute to lower power consumption and improved circuit performance, making it a promising device for low-power applications. ©2023 The author(s).
引用
收藏
页码:2137 / 2144
页数:7
相关论文
共 50 条
  • [41] Phosphorene nanoribbon field effect transistor with a dual material gate
    Owlia, Hadi
    Nasrollahnejad, Mohammad Bagher
    Fazli, Roohallah
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (02):
  • [42] Dual-material gate (DMG) field effect transistor
    Long, W
    Ou, HJ
    Kuo, JM
    Chin, KK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (05) : 865 - 870
  • [43] Effect of Spacer Dielectric of Asymmetric Underlap Double Gate MOSFET on SRAM Performance
    Mishra, Abhijit
    Maity, Subir Kumar
    Dutta, Sayantika
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 817 - 820
  • [44] A Novel Dual Gate Hetero Dielectric Hetero Material Reconfigurable FET
    Rajan, Chithraja
    Samajdar, Dip Prakash
    Springer Proceedings in Materials, 2022, 15 : 503 - 511
  • [45] Dielectrically modulated hetero-material double gate tunnel field-effect transistor for label free biosensing
    Shakeel, Ifrah
    Rashid, Shazia
    Khanday, Farooq A.
    Khanday, Mudasir A.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
  • [46] New subthreshold performance analysis of germanium based dual halo gate stacked triple material surrounding gate tunnel field effect transistor
    Venkatesh, M.
    Balamurugan, N. B.
    SUPERLATTICES AND MICROSTRUCTURES, 2019, 130 : 485 - 498
  • [47] Drain current model for double-gate tunnel field-effect transistor with hetero-gate-dielectric and source-pocket
    Wang, Ping
    Zhuang, YiQi
    Li, Cong
    Jiang, Zhi
    Liu, YuQi
    MICROELECTRONICS RELIABILITY, 2016, 59 : 30 - 36
  • [48] Design and Analysis of Double Gate Tunnel Field Effect Transistor using Charged Plasma
    Banerjee, Hemanga
    Sarkar, Kinjol
    Debnath, Papiya
    Roy, Swarnil
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 409 - 413
  • [49] Design and Analog Performance Analysis of Triple Material Gate Based Doping-Less Tunnel Field Effect Transistor
    Mushtaq, Umar
    Solay, Leo Raj
    Amine, S. Intekhab
    Anand, Sunny
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (08) : 1177 - 1182
  • [50] Design analysis of Gate-All-Around nanowire tunnel field effect transistor
    Sharma, Nitika
    Garg, Nidhi
    Kaur, Gurpreet
    MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 5308 - 5314