Research on fault tolerant processor using dynamic reconfiguration

被引:0
|
作者
Ogido S. [1 ]
Yamada C. [1 ]
Member K.M. [1 ]
Ichikawa S. [2 ]
Fujieda N. [2 ]
机构
[1] National Institute of Technology, Okinawa College, 905, Henoko, Nago, Okinawa
[2] Toyohashi University of Technology, 1-1, Hibarigaoka, Tempaku-cho, Toyohashi, Aichi
基金
日本学术振兴会;
关键词
Dynamic partial reconfiguration; Fault tolerant; FPGA; Single event burnout;
D O I
10.1541/ieejias.139.187
中图分类号
学科分类号
摘要
In this paper, we propose a reconfigurable fault tolerant architecture that can recover from failure status with spare space. Recently, progress in semiconductor technology has been remarkable due to microfabrication of devices. The semiconductor technique plays an important role in artificial satellites and aircraft. Furthermore, it has guaranteed the reliability of the circuits by the multiplexing structure. However, in embedded systems, space-saving is regarded to be as important as reliability. In the traditional approach, the area overhead tends to become large. Reconfigurable fault tolerance can achieve high area efficiency. In this research, we aim to improve the reliability and area efficiency for a single stuck-at fault of the processor. In this article, we reproduce the proposed method using Tcl script and proposed standalone fault tolerant operation using embedded Linux. © 2019 The Institute of Electrical Engineers of Japan.
引用
收藏
页码:187 / 192
页数:5
相关论文
共 50 条
  • [21] Minimum reconfiguration for fault tolerant manipulators
    Center for Intelligent Systems Research, Deakin University, VIC 3217, Australia
    Proc. ASME Des. Eng. Tech. Conf., PARTS A AND B (1345-1350):
  • [22] Minimum Reconfiguration for Fault Tolerant Manipulators
    Abdi, Hamid
    Nahavandi, Saeid
    PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE 2010, VOL 2, PTS A AND B, 2010, : 1345 - 1350
  • [24] Redundant Fault-tolerant Computer Structure Based On Dynamic Reconfiguration Bus
    Wang Ying
    Zhou Ji-qin
    Zhang Wei-gong
    Ding Li-hua
    PROCEEDINGS OF THE 2015 JOINT INTERNATIONAL MECHANICAL, ELECTRONIC AND INFORMATION TECHNOLOGY CONFERENCE (JIMET 2015), 2015, 10 : 331 - 337
  • [25] Acceleration of a VLIW processor with dynamic reconfiguration
    Ben Abdallah, F
    Pillement, S
    Sentieys, O
    Bouallegue, A
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 633 - 636
  • [26] Design of fault tolerant pipelined processor
    Basu, A., 1600, (69 pt 2):
  • [27] A FAULT-TOLERANT FFT PROCESSOR
    CHOI, YH
    MALEK, M
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (05) : 617 - 621
  • [28] FAULT-TOLERANT COMMUNICATIONS PROCESSOR
    STIFFLER, JJ
    JOURNAL OF SPACECRAFT AND ROCKETS, 1981, 18 (04) : 380 - 384
  • [29] Fault tolerant nanoelectronic processor architectures
    Rao, Wenjing
    Orailoglu, Alex
    Karri, Ramesh
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 311 - 316
  • [30] Tile-Based Fault Tolerant Approach Using Partial Reconfiguration
    Kanamaru, Atsuhiro
    Kawai, Hiroyuki
    Yamaguchi, Yoshiki
    Yasunaga, Morisothi
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2009, 5453 : 293 - 299