Jackhammer: Efficient rowhammer on heterogeneous FPGA-CPU platforms

被引:0
|
作者
Weissman Z. [1 ]
Tiemann T. [2 ]
Moghimi D. [1 ]
Custodio E. [3 ]
Eisenbarth T. [2 ]
Sunar B. [1 ]
机构
[1] Worcester Polytechnic Institute, MA
[2] University of Lübeck, Lübeck
[3] Intel Corporation, Hudson, MA
来源
| 1600年 / Ruhr-University of Bochum卷 / 2020期
关键词
Cache attack; Cloud security; FPGA; Rowhammer; Side-channel;
D O I
10.13154/tches.v2020.i3.169-195
中图分类号
学科分类号
摘要
After years of development, FPGAs are finally making an appearance on multi-tenant cloud servers. Heterogeneous FPGA-CPU microarchitectures require reassessment of common assumptions about isolation and security boundaries, as they introduce new attack vectors and vulnerabilities. In this work, we analyze the memory and cache subsystem and study Rowhammer and cache attacks enabled by two proposed heterogeneous FPGA-CPU platforms from Intel: the Arria 10 GX with an integrated FPGA-CPU platform, and the Arria 10 GX PAC expansion card which connects the FPGA to the CPU via the PCIe interface. We demonstrate JackHammer, a novel, efficient, and stealthy Rowhammer from the FPGA to the host’s main memory. Our results indicate that a malicious FPGA can perform twice as fast as a typical Rowhammer from the CPU on the same system and causes around four times as many bit flips as the CPU attack. We demonstrate the efficacy of JackHammer from the FPGA through a realistic fault attack on the WolfSSL RSA signing implementation that reliably causes a fault after an average of fifty-eight RSA signatures, 25% faster than a CPU Rowhammer. In some scenarios our JackHammer attack produces faulty signatures more than three times more often and almost three times faster than a conventional CPU Rowhammer. Finally, we systematically analyze new cache attacks in these environments following demonstration of a cache covert channel across FPGA and CPU. © 2020, Ruhr-University of Bochum. All rights reserved.
引用
收藏
页码:169 / 195
页数:26
相关论文
共 50 条
  • [1] Simultaneous Multiprocessing on FPGA-CPU Heterogeneous Chips
    Amiri, Sam
    Abdi, Salman
    Sharifzadeh, Sara
    2021 22ND IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2021, : 805 - 809
  • [2] Workload Partitioning Strategy for Improved Parallelism on FPGA-CPU Heterogeneous Chips
    Amiri, Sam
    Hosseinabady, Mohammad
    Rodriguez, Andres
    Asenjo, Rafael
    Navarro, Angeles
    Nunez-Yanez, Jose
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 376 - 380
  • [3] Design and implementation of the MMC simulation system in the heterogeneous FPGA-CPU platform
    Li, Xiongfei
    Mu, Qing
    Zhang, Xing
    Xiang, Yinxing
    Li, Qiao
    He, Guanghui
    JOURNAL OF ENGINEERING-JOE, 2019, (16): : 1721 - 1725
  • [4] Implementation of an LDPC decoder on a heterogeneous FPGA-CPU platform using SDSoC
    Roh, Si-Dong
    Cho, Keol
    Chung, Ki-Seok
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 2555 - 2558
  • [5] Hybrid FPGA-CPU pupil tracker
    Kowalski, Bartlomiej
    Huang, Xiaojing
    Steven, Samuel
    Dubra, Alfredo
    BIOMEDICAL OPTICS EXPRESS, 2021, 12 (10): : 6496 - 6513
  • [6] Performance Evaluation of Turbo Encoder Implementation on a Heterogeneous FPGA-CPU Platform Using SDSoC
    El Adawy, Mohamed
    Kamaleldin, Ahmed
    Mostafa, Hassan
    Said, Sameh
    2017 INTL CONF ON ADVANCED CONTROL CIRCUITS SYSTEMS (ACCS) SYSTEMS & 2017 INTL CONF ON NEW PARADIGMS IN ELECTRONICS & INFORMATION TECHNOLOGY (PEIT), 2017, : 286 - 290
  • [7] Hybrid Breadth-First Search on a Single-Chip FPGA-CPU Heterogeneous Platform
    Umuroglu, Yaman
    Morrison, Donn
    Jahre, Magnus
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [8] 基于同步原则的FPGA-CPU设计
    苏晓东
    杨英华
    微计算机信息, 2008, (11) : 184 - 185+242
  • [9] A Hybrid Approach to Cache Management in Heterogeneous CPU-FPGA Platforms
    Feng, Liang
    Sinha, Sharad
    Zhang, Wei
    Liang, Yun
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 937 - 944
  • [10] GraphACT: Accelerating GCN Training on CPU-FPGA Heterogeneous Platforms
    Zeng, Hanqing
    Prasanna, Viktor
    2020 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA '20), 2020, : 255 - 265