FPGA implementation of RISC-based memory-centric processor architecture

被引:0
|
作者
Efnusheva, Danijela [1 ]
机构
[1] Computer Science and Engineering Department, Faculty of Electrical Engineering and Information Technologies, Skopje, Macedonia
关键词
Reduced instruction set computing;
D O I
10.14569/ijacsa.2019.0100902
中图分类号
学科分类号
摘要
The development of the microprocessor industry in terms of speed, area, and multi-processing has resulted with increased data traffic between the processor and the memory in a classical processor-centric Von Neumann computing system. In order to alleviate the processor-memory bottleneck, in this paper we are proposing a RISC-based memory-centric processor architecture that provides a stronger merge between the processor and the memory, by adjusting the standard memory hierarchy model. Indeed, we are developing a RISC-based processor that integrates the memory into the same chip die, and thus provides direct access to the on-chip memory, without the use of general-purpose registers (GPRs) and cache memory. The proposed RISC-based memory-centric processor is described in VHDL and then implemented in Virtex7 VC709 Field Programmable Gate Array (FPGA) board, by means of Xilinx VIVADO Design Suite. The simulation timing diagrams and FPGA synthesis (implementation) reports are discussed and analyzed in this paper. © 2018 The Science and Information (SAI) Organization Limited.
引用
收藏
页码:6 / 17
相关论文
共 50 条
  • [31] Quad-processor redundancy for a RISC-based fault tolerant computer
    Yamaguchi, S
    Nakamikawa, T
    Miyazaki, N
    Morita, Y
    Miyazaki, Y
    Ishikawa, S
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (01) : 15 - 20
  • [32] Memory-Centric Architecture of Neural Processing Unit for Edge Device
    Lee, Eunchong
    Sung, Minyong
    Jang, Sung-Joon
    Park, Jonghee
    Lee, Sang-Seol
    [J]. 18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 240 - 241
  • [33] FPGA IMPLEMENTATION AND INTEGRATION OF A RECONFIGURABLE CAN-BASED CO-PROCESSOR TO THE COFFEE RISC PROCESSOR
    Shamani, Farid
    Sevom, Vida Fakour
    Ahonen, Tapani
    Nurmi, Jari
    [J]. 2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [34] A Fast and Power-Efficient Memory-Centric Architecture for Affine Computation
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (07) : 668 - 672
  • [35] SCALABLE RISC-BASED ARCHITECTURE YIELDS 10-MIPS WORKSTATION
    MOKHOFF, N
    [J]. ELECTRONIC DESIGN, 1987, 35 (16) : 45 - &
  • [36] A compiler-friendly RISC-based digital signal processor synthesis and performance evaluation
    Kang, JY
    Lee, J
    Sung, WY
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 27 (03): : 297 - 312
  • [38] Memory Encryption Support for an FPGA-based RISC-V Implementation
    Cilardo, Alessandro
    [J]. 2021 16TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2021), 2021,
  • [39] Implementation of a neural network processor based on RISC architecture for various signal processing applications
    Kim, Dong-Sun
    Kim, Hyun-Sik
    Chung, Duck-Jin
    [J]. ADVANCES IN NEURAL NETWORKS - ISNN 2006, PT 3, PROCEEDINGS, 2006, 3973 : 1340 - 1349
  • [40] A Compiler-Friendly RISC-Based Digital Signal Processor Synthesis and Performance Evaluation
    Jiyang Kang
    Jongbok Lee
    Wonyong Sung
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2001, 27 : 297 - 312