Dynamic differential signaling based logic families for robust ultra-low power near-threshold computing

被引:0
|
作者
Hossain, MD Shazzad [1 ]
Savidis, Ioannis [1 ]
机构
[1] Drexel University, Philadelphia,PA, United States
关键词
Computing power - Timing circuits - Logic circuits - Frequency multiplying circuits - Low power electronics - CMOS integrated circuits - Computation theory;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, novel circuit topologies for near-threshold computing (NTC) are proposed and evaluated. Three separate dynamic differential signaling based logic (DDSL) families are developed in a 130 nm technology to operate at 400 mV and 450 mV. The proposed logic families outperform contemporary CMOS and current-mode logic (CML) circuits implemented for near-threshold. The DDSL families are described as dynamic current-mode logic (DCML), latched DCML (LDCML), and dynamic feedback current-mode logic (DFCML). Simulation and analysis are performed through implementation of boolean functions and a 4×4 bit array multiplier. At a 450 mV supply voltage, the total power of the 4×4 DFCML multiplier is reduced to 0.95× and 0.009×, while the maximum operating frequency is improved by 1.4× and 1.12× as compared to, respectively, a CMOS and CML multiplier. The DCML multiplier consumes 1.48× the power while improving fmax by 1.65× as compared to a CMOS multiplier. A chain of four inverters implemented with the developed dynamic logic families exhibited an energy delay product (EDP) of 0.27× and 0.016× that of, respectively, CMOS and CML implementations. The mean noise margins, also evaluated with a chain of inverters, of DFCML and LDCML are at least 2.5× greater than that of CMOS. © 2020 Elsevier Ltd
引用
收藏
相关论文
共 50 条
  • [41] A 300nW Near-Threshold 187.5-500 kHz Programmable Clock Generator for Ultra Low Power SoCs
    Faisal, Muhammad
    Roberts, Nathan E.
    Wentzloff, David D.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [42] Robust Ultra-Low Power Non-Volatile Logic-in-Memory Circuits in FD-SOI Technology
    Cai, Hao
    Wang, You
    De Barros, Lirida Alves
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (04) : 847 - 857
  • [43] Pseudo differential multi-cell upset immune robust SRAM cell for ultra-low power applications
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 : 366 - 375
  • [44] Near/Sub-Threshold Circuits and Approximate Computing: the Perfect Combination for Ultra-Low-Power Systems
    Schlachter, Jeremy
    Camus, Vincent
    Enz, Christian
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 476 - 480
  • [45] An Ultra-Low Power 65-nm Standard Cell Library for Near/Sub-Threshold Digital Circuits
    Chen, Yuting
    Nie, Yuxuan
    Jiao, Hailong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (05) : 676 - 680
  • [46] An Ultra-Low Power Turning Angle Based Biomedical Signal Compression Engine with Adaptive Threshold Tuning
    Zhou, Jun
    Wang, Chao
    SENSORS, 2017, 17 (08)
  • [47] Ultra-Low Power All Spin Logic Device Acceleration based on Voltage Controlled Magnetic Anisotropy
    Zhang, Zhizhong
    Zhang, Yue
    Yue, Lei
    Su, Li
    Shi, Yichuan
    Zhang, Youguang
    Zhao, Weisheng
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 141 - 142
  • [48] Optimal Resource Allocation in Ultra-low Power Fog-computing SWIPT-based Networks
    Janatian, Nafiseh
    Stupia, Ivan
    Vandendorpe, Luc
    2018 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2018,
  • [49] An Ultra-Low Power 22 nm Self-Oscillating Voltage Doubler With Dynamic Leakage-Suppression Logic
    Kato, Sora
    Chen, Guowei
    Niitsu, Kiichi
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 117 - 119
  • [50] Nano-Magnet Based Ultra-Low Power Logic Design Using Non-Majority Gates
    Augustine, Charles
    Behin-Aein, Behtash
    Roy, Kaushik
    2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2009, : 870 - 873