High resolution digital pulse width modulator architecture using reversible synchronous sequential counter and synchronous phase-shifted circuit

被引:0
|
作者
Siva Singh S.K.B. [1 ]
Karthikeyan K.V. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Sathyabama Institute of Science and Technology, Jeppiaar Nagar, Tamil Nadu, Chennai
关键词
D-flip flop; decoder; delay line output duty cycle; digital pulse width modulator; DPWM; linearity; reversible synchronous sequential counter; synchronous phase shifted circuit; synchronous reversible counter; time resolution;
D O I
10.1504/IJHPSA.2023.130225
中图分类号
学科分类号
摘要
Some of the advantages of the DC-DC converter digital control, such as programmability and improved control algorithms, have made it more popular in modern times. As a significant part of digital control, digital pulse width modulator (DPWM) is designed to fulfill number of requirements for high efficiency. The existing DPWM framework is implemented with high resolution along high switching frequency, but mandatory counter clock frequency is higher. To manipulate this drawback, the hybrid DPWM architecture is proposed that consolidates reversible synchronous sequential counter (RSSC) and synchronous phase-shifted circuit (SPS). The RSSC is employed to count trigger signal at each clock period. Whereas, SPS circuit is employed to select the clock by the quadrant phase-shifted clocks. The coding is activated in Verilog and the proposed RSSC design is synthesised utilising Xilinx ISE. Copyright © 2023 Inderscience Enterprises Ltd.
引用
收藏
页码:148 / 155
页数:7
相关论文
共 45 条
  • [1] A High Resolution DPWM Based on Synchronous Phase-Shifted Circuit and Delay Line
    Cheng, Xin
    Shao, Wanjing
    Xu, Lixin
    Zhang, Yongqiang
    Xie, Guangjun
    Zhang, Zhang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2685 - 2692
  • [2] FPGA-based High Resolution Synchronous Digital Pulse Width Modulator
    Navarro, D.
    Barragan, L. A.
    Artigas, J. I.
    Urriza, I.
    Lucia, O.
    Jimenez, O.
    IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE 2010), 2010, : 2771 - 2776
  • [3] Hybrid Digital Pulse Width Modulator Architecture Using FPGA
    Radhika, V.
    Baskaran, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 123 - 126
  • [4] Synchronous FPGA-Based High-Resolution Implementations of Digital Pulse-Width Modulators
    Navarro, Denis
    Lucia, Oscar
    Angel Barragan, Luis
    Ignacio Artigas, Jose
    Urriza, Isidro
    Jimenez, Oscar
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (05) : 2515 - 2525
  • [5] A Novel Self-Optimizing Synchronous Rectifier Digital Control For Phase-Shifted Full-Bridge
    Yang, Yuzhi
    Wang, Yong
    Jiang, Jianguo
    Li, Houji
    Peng, Zhongyuan
    2021 IEEE 12TH ENERGY CONVERSION CONGRESS AND EXPOSITION - ASIA (ECCE ASIA), 2021, : 1705 - 1710
  • [6] Design and Implementation of FPGA based High Resolution Digital Pulse Width Modulator
    Sabarinath, V
    Sivanandam, K.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 410 - 414
  • [7] Power and frequency bandwidth improvement of piezoelectric energy harvesting devices using phase-shifted synchronous electric charge extraction interface circuit
    Lefeuvre, Elie
    Badel, Adrien
    Brenes, Alexis
    Seok, Seonho
    Yoo, Chan-Sei
    JOURNAL OF INTELLIGENT MATERIAL SYSTEMS AND STRUCTURES, 2017, 28 (20) : 2988 - 2995
  • [8] A high-resolution all-digital pulse-width modulator architecture with a tunable delay element in CMOS
    Morales, Juan Ignacio
    Chierchie, Fernando
    Mandolesi, Pablo Sergio
    Paolini, Eduardo Emilio
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1329 - 1345
  • [9] Rotor Position Estimation Using Field Current Response to Phase-shifted PWM for Synchronous Homopolar Motor
    Gulyaeva, Maria
    Anuchin, Alecksey
    Aliamkin, Dmitry
    Lashkevich, Maxim
    2019 20TH INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS (EE), 2019,
  • [10] Design and Implementation of Field Programmable Gate Array based Digital Pulse Width Modulator for Synchronous Buck Converter
    Chander, Subhash
    Agarwal, Pramod
    Gupta, India
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (02) : 158 - 169